2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
36 #include <linux/kernel.h>
37 #include <linux/sched.h>
38 #include <rdma/ib_verbs.h>
39 #include <rdma/ib_smi.h>
40 #include <linux/mlx5/driver.h>
41 #include <linux/mlx5/cq.h>
42 #include <linux/mlx5/qp.h>
43 #include <linux/mlx5/srq.h>
44 #include <linux/types.h>
45 #include <linux/mlx5/transobj.h>
46 #include <rdma/ib_user_verbs.h>
47 #include <rdma/mlx5-abi.h>
49 #define mlx5_ib_dbg(dev, format, arg...) \
50 pr_debug("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
51 __LINE__, current->pid, ##arg)
53 #define mlx5_ib_err(dev, format, arg...) \
54 pr_err("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
55 __LINE__, current->pid, ##arg)
57 #define mlx5_ib_warn(dev, format, arg...) \
58 pr_warn("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
59 __LINE__, current->pid, ##arg)
61 #define field_avail(type, fld, sz) (offsetof(type, fld) + \
62 sizeof(((type *)0)->fld) <= (sz))
63 #define MLX5_IB_DEFAULT_UIDX 0xffffff
64 #define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
67 MLX5_IB_MMAP_CMD_SHIFT
= 8,
68 MLX5_IB_MMAP_CMD_MASK
= 0xff,
71 enum mlx5_ib_mmap_cmd
{
72 MLX5_IB_MMAP_REGULAR_PAGE
= 0,
73 MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES
= 1,
74 MLX5_IB_MMAP_WC_PAGE
= 2,
75 MLX5_IB_MMAP_NC_PAGE
= 3,
76 /* 5 is chosen in order to be compatible with old versions of libmlx5 */
77 MLX5_IB_MMAP_CORE_CLOCK
= 5,
81 MLX5_RES_SCAT_DATA32_CQE
= 0x1,
82 MLX5_RES_SCAT_DATA64_CQE
= 0x2,
83 MLX5_REQ_SCAT_DATA32_CQE
= 0x11,
84 MLX5_REQ_SCAT_DATA64_CQE
= 0x22,
87 enum mlx5_ib_latency_class
{
88 MLX5_IB_LATENCY_CLASS_LOW
,
89 MLX5_IB_LATENCY_CLASS_MEDIUM
,
90 MLX5_IB_LATENCY_CLASS_HIGH
,
91 MLX5_IB_LATENCY_CLASS_FAST_PATH
94 enum mlx5_ib_mad_ifc_flags
{
95 MLX5_MAD_IFC_IGNORE_MKEY
= 1,
96 MLX5_MAD_IFC_IGNORE_BKEY
= 2,
97 MLX5_MAD_IFC_NET_VIEW
= 4,
101 MLX5_CROSS_CHANNEL_UUAR
= 0,
109 struct mlx5_ib_vma_private_data
{
110 struct list_head list
;
111 struct vm_area_struct
*vma
;
114 struct mlx5_ib_ucontext
{
115 struct ib_ucontext ibucontext
;
116 struct list_head db_page_list
;
118 /* protect doorbell record alloc/free
120 struct mutex db_page_mutex
;
121 struct mlx5_uuar_info uuari
;
123 /* Transport Domain number */
125 struct list_head vma_private_list
;
128 static inline struct mlx5_ib_ucontext
*to_mucontext(struct ib_ucontext
*ibucontext
)
130 return container_of(ibucontext
, struct mlx5_ib_ucontext
, ibucontext
);
138 #define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1)
139 #define MLX5_IB_FLOW_LAST_PRIO (MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
140 #if (MLX5_IB_FLOW_LAST_PRIO <= 0)
141 #error "Invalid number of bypass priorities"
143 #define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1)
145 #define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
146 #define MLX5_IB_NUM_SNIFFER_FTS 2
147 struct mlx5_ib_flow_prio
{
148 struct mlx5_flow_table
*flow_table
;
149 unsigned int refcount
;
152 struct mlx5_ib_flow_handler
{
153 struct list_head list
;
154 struct ib_flow ibflow
;
155 struct mlx5_ib_flow_prio
*prio
;
156 struct mlx5_flow_rule
*rule
;
159 struct mlx5_ib_flow_db
{
160 struct mlx5_ib_flow_prio prios
[MLX5_IB_NUM_FLOW_FT
];
161 struct mlx5_ib_flow_prio sniffer
[MLX5_IB_NUM_SNIFFER_FTS
];
162 struct mlx5_flow_table
*lag_demux_ft
;
163 /* Protect flow steering bypass flow tables
164 * when add/del flow rules.
165 * only single add/removal of flow steering rule could be done
171 /* Use macros here so that don't have to duplicate
172 * enum ib_send_flags and enum ib_qp_type for low-level driver
175 #define MLX5_IB_SEND_UMR_UNREG IB_SEND_RESERVED_START
176 #define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 1)
177 #define MLX5_IB_SEND_UMR_UPDATE_MTT (IB_SEND_RESERVED_START << 2)
179 #define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 3)
180 #define MLX5_IB_SEND_UMR_UPDATE_PD (IB_SEND_RESERVED_START << 4)
181 #define MLX5_IB_SEND_UMR_UPDATE_ACCESS IB_SEND_RESERVED_END
183 #define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
185 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
186 * creates the actual hardware QP.
188 #define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2
189 #define MLX5_IB_WR_UMR IB_WR_RESERVED1
191 /* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
193 * These flags are intended for internal use by the mlx5_ib driver, and they
194 * rely on the range reserved for that use in the ib_qp_create_flags enum.
197 /* Create a UD QP whose source QP number is 1 */
198 static inline enum ib_qp_create_flags
mlx5_ib_create_qp_sqpn_qp1(void)
200 return IB_QP_CREATE_RESERVED_START
;
211 struct wr_list
*w_list
;
215 /* serialize post to the work queue
232 struct mlx5_core_qp core_qp
;
238 struct ib_umem
*umem
;
240 unsigned int page_shift
;
260 struct mlx5_ib_rwq_ind_table
{
261 struct ib_rwq_ind_table ib_rwq_ind_tbl
;
266 * Connect-IB can trigger up to four concurrent pagefaults
269 enum mlx5_ib_pagefault_context
{
270 MLX5_IB_PAGEFAULT_RESPONDER_READ
,
271 MLX5_IB_PAGEFAULT_REQUESTOR_READ
,
272 MLX5_IB_PAGEFAULT_RESPONDER_WRITE
,
273 MLX5_IB_PAGEFAULT_REQUESTOR_WRITE
,
274 MLX5_IB_PAGEFAULT_CONTEXTS
277 static inline enum mlx5_ib_pagefault_context
278 mlx5_ib_get_pagefault_context(struct mlx5_pagefault
*pagefault
)
280 return pagefault
->flags
& (MLX5_PFAULT_REQUESTOR
| MLX5_PFAULT_WRITE
);
283 struct mlx5_ib_pfault
{
284 struct work_struct work
;
285 struct mlx5_pagefault mpfault
;
288 struct mlx5_ib_ubuffer
{
289 struct ib_umem
*umem
;
294 struct mlx5_ib_qp_base
{
295 struct mlx5_ib_qp
*container_mibqp
;
296 struct mlx5_core_qp mqp
;
297 struct mlx5_ib_ubuffer ubuffer
;
300 struct mlx5_ib_qp_trans
{
301 struct mlx5_ib_qp_base base
;
308 struct mlx5_ib_rss_qp
{
313 struct mlx5_ib_qp_base base
;
314 struct mlx5_ib_wq
*rq
;
315 struct mlx5_ib_ubuffer ubuffer
;
316 struct mlx5_db
*doorbell
;
322 struct mlx5_ib_qp_base base
;
323 struct mlx5_ib_wq
*sq
;
324 struct mlx5_ib_ubuffer ubuffer
;
325 struct mlx5_db
*doorbell
;
330 struct mlx5_ib_raw_packet_qp
{
331 struct mlx5_ib_sq sq
;
332 struct mlx5_ib_rq rq
;
338 struct mlx5_ib_qp_trans trans_qp
;
339 struct mlx5_ib_raw_packet_qp raw_packet_qp
;
340 struct mlx5_ib_rss_qp rss_qp
;
345 struct mlx5_ib_wq rq
;
349 struct mlx5_ib_wq sq
;
351 /* serialize qp state modifications
363 /* only for user space QPs. For kernel
364 * we have it from the bf object
370 /* Store signature errors */
373 #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
375 * A flag that is true for QP's that are in a state that doesn't
376 * allow page faults, and shouldn't schedule any more faults.
378 int disable_page_faults
;
380 * The disable_page_faults_lock protects a QP's disable_page_faults
381 * field, allowing for a thread to atomically check whether the QP
382 * allows page faults, and if so schedule a page fault.
384 spinlock_t disable_page_faults_lock
;
385 struct mlx5_ib_pfault pagefaults
[MLX5_IB_PAGEFAULT_CONTEXTS
];
387 struct list_head qps_list
;
388 struct list_head cq_recv_list
;
389 struct list_head cq_send_list
;
392 struct mlx5_ib_cq_buf
{
394 struct ib_umem
*umem
;
399 enum mlx5_ib_qp_flags
{
400 MLX5_IB_QP_LSO
= IB_QP_CREATE_IPOIB_UD_LSO
,
401 MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK
= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK
,
402 MLX5_IB_QP_CROSS_CHANNEL
= IB_QP_CREATE_CROSS_CHANNEL
,
403 MLX5_IB_QP_MANAGED_SEND
= IB_QP_CREATE_MANAGED_SEND
,
404 MLX5_IB_QP_MANAGED_RECV
= IB_QP_CREATE_MANAGED_RECV
,
405 MLX5_IB_QP_SIGNATURE_HANDLING
= 1 << 5,
406 /* QP uses 1 as its source QP number */
407 MLX5_IB_QP_SQPN_QP1
= 1 << 6,
408 MLX5_IB_QP_CAP_SCATTER_FCS
= 1 << 7,
409 MLX5_IB_QP_RSS
= 1 << 8,
413 struct ib_send_wr wr
;
419 unsigned int page_shift
;
426 static inline struct mlx5_umr_wr
*umr_wr(struct ib_send_wr
*wr
)
428 return container_of(wr
, struct mlx5_umr_wr
, wr
);
431 struct mlx5_shared_mr_info
{
433 struct ib_umem
*umem
;
438 struct mlx5_core_cq mcq
;
439 struct mlx5_ib_cq_buf buf
;
442 /* serialize access to the CQ
448 struct mutex resize_mutex
;
449 struct mlx5_ib_cq_buf
*resize_buf
;
450 struct ib_umem
*resize_umem
;
452 struct list_head list_send_qp
;
453 struct list_head list_recv_qp
;
455 struct list_head wc_list
;
456 enum ib_cq_notify_flags notify_flags
;
457 struct work_struct notify_work
;
462 struct list_head list
;
467 struct mlx5_core_srq msrq
;
471 /* protect SRQ hanlding
477 struct ib_umem
*umem
;
478 /* serialize arming a SRQ
484 struct mlx5_ib_xrcd
{
485 struct ib_xrcd ibxrcd
;
489 enum mlx5_ib_mtt_access_flags
{
490 MLX5_IB_MTT_READ
= (1 << 0),
491 MLX5_IB_MTT_WRITE
= (1 << 1),
494 #define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
504 struct mlx5_core_mkey mmkey
;
505 struct ib_umem
*umem
;
506 struct mlx5_shared_mr_info
*smr_info
;
507 struct list_head list
;
511 struct mlx5_ib_dev
*dev
;
512 u32 out
[MLX5_ST_SZ_DW(create_mkey_out
)];
513 struct mlx5_core_sig_ctx
*sig
;
516 int access_flags
; /* Needed for rereg MR */
521 struct mlx5_core_mkey mmkey
;
524 struct mlx5_ib_umr_context
{
526 enum ib_wc_status status
;
527 struct completion done
;
534 /* control access to UMR QP
536 struct semaphore sem
;
545 struct mlx5_cache_ent
{
546 struct list_head head
;
547 /* sync access to the cahce entry
560 struct dentry
*fsize
;
562 struct dentry
*fmiss
;
563 struct dentry
*flimit
;
565 struct mlx5_ib_dev
*dev
;
566 struct work_struct work
;
567 struct delayed_work dwork
;
571 struct mlx5_mr_cache
{
572 struct workqueue_struct
*wq
;
573 struct mlx5_cache_ent ent
[MAX_MR_CACHE_ENTRIES
];
576 unsigned long last_add
;
579 struct mlx5_ib_gsi_qp
;
581 struct mlx5_ib_port_resources
{
582 struct mlx5_ib_resources
*devr
;
583 struct mlx5_ib_gsi_qp
*gsi
;
584 struct work_struct pkey_change_work
;
587 struct mlx5_ib_resources
{
594 struct mlx5_ib_port_resources ports
[2];
595 /* Protects changes to the port resources */
599 struct mlx5_ib_port
{
604 /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
607 rwlock_t netdev_lock
;
608 struct net_device
*netdev
;
609 struct notifier_block nb
;
614 struct ib_device ib_dev
;
615 struct mlx5_core_dev
*mdev
;
616 struct mlx5_roce roce
;
617 MLX5_DECLARE_DOORBELL_LOCK(uar_lock
);
619 /* serialize update of capability mask
621 struct mutex cap_mask_mutex
;
623 struct umr_common umrc
;
624 /* sync used page count stats
626 struct mlx5_ib_resources devr
;
627 struct mlx5_mr_cache cache
;
628 struct timer_list delay_timer
;
629 /* Prevents soft lock on massive reg MRs */
630 struct mutex slow_path_mutex
;
632 #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
633 struct ib_odp_caps odp_caps
;
635 * Sleepable RCU that prevents destruction of MRs while they are still
636 * being used by a page fault handler.
638 struct srcu_struct mr_srcu
;
640 struct mlx5_ib_flow_db flow_db
;
641 /* protect resources needed as part of reset flow */
642 spinlock_t reset_flow_resource_lock
;
643 struct list_head qp_list
;
644 /* Array with num_ports elements */
645 struct mlx5_ib_port
*port
;
649 static inline struct mlx5_ib_cq
*to_mibcq(struct mlx5_core_cq
*mcq
)
651 return container_of(mcq
, struct mlx5_ib_cq
, mcq
);
654 static inline struct mlx5_ib_xrcd
*to_mxrcd(struct ib_xrcd
*ibxrcd
)
656 return container_of(ibxrcd
, struct mlx5_ib_xrcd
, ibxrcd
);
659 static inline struct mlx5_ib_dev
*to_mdev(struct ib_device
*ibdev
)
661 return container_of(ibdev
, struct mlx5_ib_dev
, ib_dev
);
664 static inline struct mlx5_ib_cq
*to_mcq(struct ib_cq
*ibcq
)
666 return container_of(ibcq
, struct mlx5_ib_cq
, ibcq
);
669 static inline struct mlx5_ib_qp
*to_mibqp(struct mlx5_core_qp
*mqp
)
671 return container_of(mqp
, struct mlx5_ib_qp_base
, mqp
)->container_mibqp
;
674 static inline struct mlx5_ib_rwq
*to_mibrwq(struct mlx5_core_qp
*core_qp
)
676 return container_of(core_qp
, struct mlx5_ib_rwq
, core_qp
);
679 static inline struct mlx5_ib_mr
*to_mibmr(struct mlx5_core_mkey
*mmkey
)
681 return container_of(mmkey
, struct mlx5_ib_mr
, mmkey
);
684 static inline struct mlx5_ib_pd
*to_mpd(struct ib_pd
*ibpd
)
686 return container_of(ibpd
, struct mlx5_ib_pd
, ibpd
);
689 static inline struct mlx5_ib_srq
*to_msrq(struct ib_srq
*ibsrq
)
691 return container_of(ibsrq
, struct mlx5_ib_srq
, ibsrq
);
694 static inline struct mlx5_ib_qp
*to_mqp(struct ib_qp
*ibqp
)
696 return container_of(ibqp
, struct mlx5_ib_qp
, ibqp
);
699 static inline struct mlx5_ib_rwq
*to_mrwq(struct ib_wq
*ibwq
)
701 return container_of(ibwq
, struct mlx5_ib_rwq
, ibwq
);
704 static inline struct mlx5_ib_rwq_ind_table
*to_mrwq_ind_table(struct ib_rwq_ind_table
*ib_rwq_ind_tbl
)
706 return container_of(ib_rwq_ind_tbl
, struct mlx5_ib_rwq_ind_table
, ib_rwq_ind_tbl
);
709 static inline struct mlx5_ib_srq
*to_mibsrq(struct mlx5_core_srq
*msrq
)
711 return container_of(msrq
, struct mlx5_ib_srq
, msrq
);
714 static inline struct mlx5_ib_mr
*to_mmr(struct ib_mr
*ibmr
)
716 return container_of(ibmr
, struct mlx5_ib_mr
, ibmr
);
719 static inline struct mlx5_ib_mw
*to_mmw(struct ib_mw
*ibmw
)
721 return container_of(ibmw
, struct mlx5_ib_mw
, ibmw
);
729 static inline struct mlx5_ib_ah
*to_mah(struct ib_ah
*ibah
)
731 return container_of(ibah
, struct mlx5_ib_ah
, ibah
);
734 int mlx5_ib_db_map_user(struct mlx5_ib_ucontext
*context
, unsigned long virt
,
736 void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext
*context
, struct mlx5_db
*db
);
737 void __mlx5_ib_cq_clean(struct mlx5_ib_cq
*cq
, u32 qpn
, struct mlx5_ib_srq
*srq
);
738 void mlx5_ib_cq_clean(struct mlx5_ib_cq
*cq
, u32 qpn
, struct mlx5_ib_srq
*srq
);
739 void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq
*srq
, int wqe_index
);
740 int mlx5_MAD_IFC(struct mlx5_ib_dev
*dev
, int ignore_mkey
, int ignore_bkey
,
741 u8 port
, const struct ib_wc
*in_wc
, const struct ib_grh
*in_grh
,
742 const void *in_mad
, void *response_mad
);
743 struct ib_ah
*mlx5_ib_create_ah(struct ib_pd
*pd
, struct ib_ah_attr
*ah_attr
);
744 int mlx5_ib_query_ah(struct ib_ah
*ibah
, struct ib_ah_attr
*ah_attr
);
745 int mlx5_ib_destroy_ah(struct ib_ah
*ah
);
746 struct ib_srq
*mlx5_ib_create_srq(struct ib_pd
*pd
,
747 struct ib_srq_init_attr
*init_attr
,
748 struct ib_udata
*udata
);
749 int mlx5_ib_modify_srq(struct ib_srq
*ibsrq
, struct ib_srq_attr
*attr
,
750 enum ib_srq_attr_mask attr_mask
, struct ib_udata
*udata
);
751 int mlx5_ib_query_srq(struct ib_srq
*ibsrq
, struct ib_srq_attr
*srq_attr
);
752 int mlx5_ib_destroy_srq(struct ib_srq
*srq
);
753 int mlx5_ib_post_srq_recv(struct ib_srq
*ibsrq
, struct ib_recv_wr
*wr
,
754 struct ib_recv_wr
**bad_wr
);
755 struct ib_qp
*mlx5_ib_create_qp(struct ib_pd
*pd
,
756 struct ib_qp_init_attr
*init_attr
,
757 struct ib_udata
*udata
);
758 int mlx5_ib_modify_qp(struct ib_qp
*ibqp
, struct ib_qp_attr
*attr
,
759 int attr_mask
, struct ib_udata
*udata
);
760 int mlx5_ib_query_qp(struct ib_qp
*ibqp
, struct ib_qp_attr
*qp_attr
, int qp_attr_mask
,
761 struct ib_qp_init_attr
*qp_init_attr
);
762 int mlx5_ib_destroy_qp(struct ib_qp
*qp
);
763 int mlx5_ib_post_send(struct ib_qp
*ibqp
, struct ib_send_wr
*wr
,
764 struct ib_send_wr
**bad_wr
);
765 int mlx5_ib_post_recv(struct ib_qp
*ibqp
, struct ib_recv_wr
*wr
,
766 struct ib_recv_wr
**bad_wr
);
767 void *mlx5_get_send_wqe(struct mlx5_ib_qp
*qp
, int n
);
768 int mlx5_ib_read_user_wqe(struct mlx5_ib_qp
*qp
, int send
, int wqe_index
,
769 void *buffer
, u32 length
,
770 struct mlx5_ib_qp_base
*base
);
771 struct ib_cq
*mlx5_ib_create_cq(struct ib_device
*ibdev
,
772 const struct ib_cq_init_attr
*attr
,
773 struct ib_ucontext
*context
,
774 struct ib_udata
*udata
);
775 int mlx5_ib_destroy_cq(struct ib_cq
*cq
);
776 int mlx5_ib_poll_cq(struct ib_cq
*ibcq
, int num_entries
, struct ib_wc
*wc
);
777 int mlx5_ib_arm_cq(struct ib_cq
*ibcq
, enum ib_cq_notify_flags flags
);
778 int mlx5_ib_modify_cq(struct ib_cq
*cq
, u16 cq_count
, u16 cq_period
);
779 int mlx5_ib_resize_cq(struct ib_cq
*ibcq
, int entries
, struct ib_udata
*udata
);
780 struct ib_mr
*mlx5_ib_get_dma_mr(struct ib_pd
*pd
, int acc
);
781 struct ib_mr
*mlx5_ib_reg_user_mr(struct ib_pd
*pd
, u64 start
, u64 length
,
782 u64 virt_addr
, int access_flags
,
783 struct ib_udata
*udata
);
784 struct ib_mw
*mlx5_ib_alloc_mw(struct ib_pd
*pd
, enum ib_mw_type type
,
785 struct ib_udata
*udata
);
786 int mlx5_ib_dealloc_mw(struct ib_mw
*mw
);
787 int mlx5_ib_update_mtt(struct mlx5_ib_mr
*mr
, u64 start_page_index
,
788 int npages
, int zap
);
789 int mlx5_ib_rereg_user_mr(struct ib_mr
*ib_mr
, int flags
, u64 start
,
790 u64 length
, u64 virt_addr
, int access_flags
,
791 struct ib_pd
*pd
, struct ib_udata
*udata
);
792 int mlx5_ib_dereg_mr(struct ib_mr
*ibmr
);
793 struct ib_mr
*mlx5_ib_alloc_mr(struct ib_pd
*pd
,
794 enum ib_mr_type mr_type
,
796 int mlx5_ib_map_mr_sg(struct ib_mr
*ibmr
, struct scatterlist
*sg
, int sg_nents
,
797 unsigned int *sg_offset
);
798 int mlx5_ib_process_mad(struct ib_device
*ibdev
, int mad_flags
, u8 port_num
,
799 const struct ib_wc
*in_wc
, const struct ib_grh
*in_grh
,
800 const struct ib_mad_hdr
*in
, size_t in_mad_size
,
801 struct ib_mad_hdr
*out
, size_t *out_mad_size
,
802 u16
*out_mad_pkey_index
);
803 struct ib_xrcd
*mlx5_ib_alloc_xrcd(struct ib_device
*ibdev
,
804 struct ib_ucontext
*context
,
805 struct ib_udata
*udata
);
806 int mlx5_ib_dealloc_xrcd(struct ib_xrcd
*xrcd
);
807 int mlx5_ib_get_buf_offset(u64 addr
, int page_shift
, u32
*offset
);
808 int mlx5_query_ext_port_caps(struct mlx5_ib_dev
*dev
, u8 port
);
809 int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device
*ibdev
,
810 struct ib_smp
*out_mad
);
811 int mlx5_query_mad_ifc_system_image_guid(struct ib_device
*ibdev
,
812 __be64
*sys_image_guid
);
813 int mlx5_query_mad_ifc_max_pkeys(struct ib_device
*ibdev
,
815 int mlx5_query_mad_ifc_vendor_id(struct ib_device
*ibdev
,
817 int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev
*dev
, char *node_desc
);
818 int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev
*dev
, __be64
*node_guid
);
819 int mlx5_query_mad_ifc_pkey(struct ib_device
*ibdev
, u8 port
, u16 index
,
821 int mlx5_query_mad_ifc_gids(struct ib_device
*ibdev
, u8 port
, int index
,
823 int mlx5_query_mad_ifc_port(struct ib_device
*ibdev
, u8 port
,
824 struct ib_port_attr
*props
);
825 int mlx5_ib_query_port(struct ib_device
*ibdev
, u8 port
,
826 struct ib_port_attr
*props
);
827 int mlx5_ib_init_fmr(struct mlx5_ib_dev
*dev
);
828 void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev
*dev
);
829 void mlx5_ib_cont_pages(struct ib_umem
*umem
, u64 addr
, int *count
, int *shift
,
830 int *ncont
, int *order
);
831 void __mlx5_ib_populate_pas(struct mlx5_ib_dev
*dev
, struct ib_umem
*umem
,
832 int page_shift
, size_t offset
, size_t num_pages
,
833 __be64
*pas
, int access_flags
);
834 void mlx5_ib_populate_pas(struct mlx5_ib_dev
*dev
, struct ib_umem
*umem
,
835 int page_shift
, __be64
*pas
, int access_flags
);
836 void mlx5_ib_copy_pas(u64
*old
, u64
*new, int step
, int num
);
837 int mlx5_ib_get_cqe_size(struct mlx5_ib_dev
*dev
, struct ib_cq
*ibcq
);
838 int mlx5_mr_cache_init(struct mlx5_ib_dev
*dev
);
839 int mlx5_mr_cache_cleanup(struct mlx5_ib_dev
*dev
);
840 int mlx5_mr_ib_cont_pages(struct ib_umem
*umem
, u64 addr
, int *count
, int *shift
);
841 int mlx5_ib_check_mr_status(struct ib_mr
*ibmr
, u32 check_mask
,
842 struct ib_mr_status
*mr_status
);
843 struct ib_wq
*mlx5_ib_create_wq(struct ib_pd
*pd
,
844 struct ib_wq_init_attr
*init_attr
,
845 struct ib_udata
*udata
);
846 int mlx5_ib_destroy_wq(struct ib_wq
*wq
);
847 int mlx5_ib_modify_wq(struct ib_wq
*wq
, struct ib_wq_attr
*wq_attr
,
848 u32 wq_attr_mask
, struct ib_udata
*udata
);
849 struct ib_rwq_ind_table
*mlx5_ib_create_rwq_ind_table(struct ib_device
*device
,
850 struct ib_rwq_ind_table_init_attr
*init_attr
,
851 struct ib_udata
*udata
);
852 int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table
*wq_ind_table
);
854 #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
855 extern struct workqueue_struct
*mlx5_ib_page_fault_wq
;
857 void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev
*dev
);
858 void mlx5_ib_mr_pfault_handler(struct mlx5_ib_qp
*qp
,
859 struct mlx5_ib_pfault
*pfault
);
860 void mlx5_ib_odp_create_qp(struct mlx5_ib_qp
*qp
);
861 int mlx5_ib_odp_init_one(struct mlx5_ib_dev
*ibdev
);
862 void mlx5_ib_odp_remove_one(struct mlx5_ib_dev
*ibdev
);
863 int __init
mlx5_ib_odp_init(void);
864 void mlx5_ib_odp_cleanup(void);
865 void mlx5_ib_qp_disable_pagefaults(struct mlx5_ib_qp
*qp
);
866 void mlx5_ib_qp_enable_pagefaults(struct mlx5_ib_qp
*qp
);
867 void mlx5_ib_invalidate_range(struct ib_umem
*umem
, unsigned long start
,
869 #else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
870 static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev
*dev
)
875 static inline void mlx5_ib_odp_create_qp(struct mlx5_ib_qp
*qp
) {}
876 static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev
*ibdev
) { return 0; }
877 static inline void mlx5_ib_odp_remove_one(struct mlx5_ib_dev
*ibdev
) {}
878 static inline int mlx5_ib_odp_init(void) { return 0; }
879 static inline void mlx5_ib_odp_cleanup(void) {}
880 static inline void mlx5_ib_qp_disable_pagefaults(struct mlx5_ib_qp
*qp
) {}
881 static inline void mlx5_ib_qp_enable_pagefaults(struct mlx5_ib_qp
*qp
) {}
883 #endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
885 int mlx5_ib_get_vf_config(struct ib_device
*device
, int vf
,
886 u8 port
, struct ifla_vf_info
*info
);
887 int mlx5_ib_set_vf_link_state(struct ib_device
*device
, int vf
,
889 int mlx5_ib_get_vf_stats(struct ib_device
*device
, int vf
,
890 u8 port
, struct ifla_vf_stats
*stats
);
891 int mlx5_ib_set_vf_guid(struct ib_device
*device
, int vf
, u8 port
,
894 __be16
mlx5_get_roce_udp_sport(struct mlx5_ib_dev
*dev
, u8 port_num
,
896 int mlx5_get_roce_gid_type(struct mlx5_ib_dev
*dev
, u8 port_num
,
897 int index
, enum ib_gid_type
*gid_type
);
899 /* GSI QP helper functions */
900 struct ib_qp
*mlx5_ib_gsi_create_qp(struct ib_pd
*pd
,
901 struct ib_qp_init_attr
*init_attr
);
902 int mlx5_ib_gsi_destroy_qp(struct ib_qp
*qp
);
903 int mlx5_ib_gsi_modify_qp(struct ib_qp
*qp
, struct ib_qp_attr
*attr
,
905 int mlx5_ib_gsi_query_qp(struct ib_qp
*qp
, struct ib_qp_attr
*qp_attr
,
907 struct ib_qp_init_attr
*qp_init_attr
);
908 int mlx5_ib_gsi_post_send(struct ib_qp
*qp
, struct ib_send_wr
*wr
,
909 struct ib_send_wr
**bad_wr
);
910 int mlx5_ib_gsi_post_recv(struct ib_qp
*qp
, struct ib_recv_wr
*wr
,
911 struct ib_recv_wr
**bad_wr
);
912 void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp
*gsi
);
914 int mlx5_ib_generate_wc(struct ib_cq
*ibcq
, struct ib_wc
*wc
);
916 static inline void init_query_mad(struct ib_smp
*mad
)
918 mad
->base_version
= 1;
919 mad
->mgmt_class
= IB_MGMT_CLASS_SUBN_LID_ROUTED
;
920 mad
->class_version
= 1;
921 mad
->method
= IB_MGMT_METHOD_GET
;
924 static inline u8
convert_access(int acc
)
926 return (acc
& IB_ACCESS_REMOTE_ATOMIC
? MLX5_PERM_ATOMIC
: 0) |
927 (acc
& IB_ACCESS_REMOTE_WRITE
? MLX5_PERM_REMOTE_WRITE
: 0) |
928 (acc
& IB_ACCESS_REMOTE_READ
? MLX5_PERM_REMOTE_READ
: 0) |
929 (acc
& IB_ACCESS_LOCAL_WRITE
? MLX5_PERM_LOCAL_WRITE
: 0) |
930 MLX5_PERM_LOCAL_READ
;
933 static inline int is_qp1(enum ib_qp_type qp_type
)
935 return qp_type
== MLX5_IB_QPT_HW_GSI
;
938 #define MLX5_MAX_UMR_SHIFT 16
939 #define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
941 static inline u32
check_cq_create_flags(u32 flags
)
944 * It returns non-zero value for unsupported CQ
945 * create flags, otherwise it returns zero.
947 return (flags
& ~(IB_CQ_FLAGS_IGNORE_OVERRUN
|
948 IB_CQ_FLAGS_TIMESTAMP_COMPLETION
));
951 static inline int verify_assign_uidx(u8 cqe_version
, u32 cmd_uidx
,
955 if ((cmd_uidx
== MLX5_IB_DEFAULT_UIDX
) ||
956 (cmd_uidx
& ~MLX5_USER_ASSIGNED_UIDX_MASK
))
958 *user_index
= cmd_uidx
;
960 *user_index
= MLX5_IB_DEFAULT_UIDX
;
966 static inline int get_qp_user_index(struct mlx5_ib_ucontext
*ucontext
,
967 struct mlx5_ib_create_qp
*ucmd
,
971 u8 cqe_version
= ucontext
->cqe_version
;
973 if (field_avail(struct mlx5_ib_create_qp
, uidx
, inlen
) &&
974 !cqe_version
&& (ucmd
->uidx
== MLX5_IB_DEFAULT_UIDX
))
977 if (!!(field_avail(struct mlx5_ib_create_qp
, uidx
, inlen
) !=
981 return verify_assign_uidx(cqe_version
, ucmd
->uidx
, user_index
);
984 static inline int get_srq_user_index(struct mlx5_ib_ucontext
*ucontext
,
985 struct mlx5_ib_create_srq
*ucmd
,
989 u8 cqe_version
= ucontext
->cqe_version
;
991 if (field_avail(struct mlx5_ib_create_srq
, uidx
, inlen
) &&
992 !cqe_version
&& (ucmd
->uidx
== MLX5_IB_DEFAULT_UIDX
))
995 if (!!(field_avail(struct mlx5_ib_create_srq
, uidx
, inlen
) !=
999 return verify_assign_uidx(cqe_version
, ucmd
->uidx
, user_index
);
1001 #endif /* MLX5_IB_H */