4 * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com
5 * Author: Sourav Poddar <sourav.poddar@ti.com>
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GPLv2.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
13 * GNU General Public License for more details.
16 #include <linux/kernel.h>
17 #include <linux/init.h>
18 #include <linux/interrupt.h>
19 #include <linux/module.h>
20 #include <linux/device.h>
21 #include <linux/delay.h>
22 #include <linux/dma-mapping.h>
23 #include <linux/dmaengine.h>
24 #include <linux/omap-dma.h>
25 #include <linux/platform_device.h>
26 #include <linux/err.h>
27 #include <linux/clk.h>
29 #include <linux/slab.h>
30 #include <linux/pm_runtime.h>
32 #include <linux/of_device.h>
33 #include <linux/pinctrl/consumer.h>
34 #include <linux/mfd/syscon.h>
35 #include <linux/regmap.h>
36 #include <linux/sizes.h>
38 #include <linux/spi/spi.h>
45 struct completion transfer_complete
;
47 /* list synchronization */
48 struct mutex list_lock
;
50 struct spi_master
*master
;
52 void __iomem
*mmap_base
;
53 struct regmap
*ctrl_base
;
54 unsigned int ctrl_reg
;
58 struct ti_qspi_regs ctx_reg
;
60 dma_addr_t mmap_phys_base
;
61 dma_addr_t rx_bb_dma_addr
;
63 struct dma_chan
*rx_chan
;
65 u32 spi_max_frequency
;
72 #define QSPI_PID (0x0)
73 #define QSPI_SYSCONFIG (0x10)
74 #define QSPI_SPI_CLOCK_CNTRL_REG (0x40)
75 #define QSPI_SPI_DC_REG (0x44)
76 #define QSPI_SPI_CMD_REG (0x48)
77 #define QSPI_SPI_STATUS_REG (0x4c)
78 #define QSPI_SPI_DATA_REG (0x50)
79 #define QSPI_SPI_SETUP_REG(n) ((0x54 + 4 * n))
80 #define QSPI_SPI_SWITCH_REG (0x64)
81 #define QSPI_SPI_DATA_REG_1 (0x68)
82 #define QSPI_SPI_DATA_REG_2 (0x6c)
83 #define QSPI_SPI_DATA_REG_3 (0x70)
85 #define QSPI_COMPLETION_TIMEOUT msecs_to_jiffies(2000)
87 #define QSPI_FCLK 192000000
90 #define QSPI_CLK_EN (1 << 31)
91 #define QSPI_CLK_DIV_MAX 0xffff
94 #define QSPI_EN_CS(n) (n << 28)
95 #define QSPI_WLEN(n) ((n - 1) << 19)
96 #define QSPI_3_PIN (1 << 18)
97 #define QSPI_RD_SNGL (1 << 16)
98 #define QSPI_WR_SNGL (2 << 16)
99 #define QSPI_RD_DUAL (3 << 16)
100 #define QSPI_RD_QUAD (7 << 16)
101 #define QSPI_INVAL (4 << 16)
102 #define QSPI_FLEN(n) ((n - 1) << 0)
103 #define QSPI_WLEN_MAX_BITS 128
104 #define QSPI_WLEN_MAX_BYTES 16
105 #define QSPI_WLEN_MASK QSPI_WLEN(QSPI_WLEN_MAX_BITS)
107 /* STATUS REGISTER */
112 #define QSPI_DD(m, n) (m << (3 + n * 8))
113 #define QSPI_CKPHA(n) (1 << (2 + n * 8))
114 #define QSPI_CSPOL(n) (1 << (1 + n * 8))
115 #define QSPI_CKPOL(n) (1 << (n * 8))
117 #define QSPI_FRAME 4096
119 #define QSPI_AUTOSUSPEND_TIMEOUT 2000
121 #define MEM_CS_EN(n) ((n + 1) << 8)
122 #define MEM_CS_MASK (7 << 8)
124 #define MM_SWITCH 0x1
126 #define QSPI_SETUP_RD_NORMAL (0x0 << 12)
127 #define QSPI_SETUP_RD_DUAL (0x1 << 12)
128 #define QSPI_SETUP_RD_QUAD (0x3 << 12)
129 #define QSPI_SETUP_ADDR_SHIFT 8
130 #define QSPI_SETUP_DUMMY_SHIFT 10
132 #define QSPI_DMA_BUFFER_SIZE SZ_64K
134 static inline unsigned long ti_qspi_read(struct ti_qspi
*qspi
,
137 return readl(qspi
->base
+ reg
);
140 static inline void ti_qspi_write(struct ti_qspi
*qspi
,
141 unsigned long val
, unsigned long reg
)
143 writel(val
, qspi
->base
+ reg
);
146 static int ti_qspi_setup(struct spi_device
*spi
)
148 struct ti_qspi
*qspi
= spi_master_get_devdata(spi
->master
);
149 struct ti_qspi_regs
*ctx_reg
= &qspi
->ctx_reg
;
150 int clk_div
= 0, ret
;
151 u32 clk_ctrl_reg
, clk_rate
, clk_mask
;
153 if (spi
->master
->busy
) {
154 dev_dbg(qspi
->dev
, "master busy doing other transfers\n");
158 if (!qspi
->spi_max_frequency
) {
159 dev_err(qspi
->dev
, "spi max frequency not defined\n");
163 clk_rate
= clk_get_rate(qspi
->fclk
);
165 clk_div
= DIV_ROUND_UP(clk_rate
, qspi
->spi_max_frequency
) - 1;
168 dev_dbg(qspi
->dev
, "clock divider < 0, using /1 divider\n");
172 if (clk_div
> QSPI_CLK_DIV_MAX
) {
173 dev_dbg(qspi
->dev
, "clock divider >%d , using /%d divider\n",
174 QSPI_CLK_DIV_MAX
, QSPI_CLK_DIV_MAX
+ 1);
178 dev_dbg(qspi
->dev
, "hz: %d, clock divider %d\n",
179 qspi
->spi_max_frequency
, clk_div
);
181 ret
= pm_runtime_get_sync(qspi
->dev
);
183 dev_err(qspi
->dev
, "pm_runtime_get_sync() failed\n");
187 clk_ctrl_reg
= ti_qspi_read(qspi
, QSPI_SPI_CLOCK_CNTRL_REG
);
189 clk_ctrl_reg
&= ~QSPI_CLK_EN
;
192 ti_qspi_write(qspi
, clk_ctrl_reg
, QSPI_SPI_CLOCK_CNTRL_REG
);
195 clk_mask
= QSPI_CLK_EN
| clk_div
;
196 ti_qspi_write(qspi
, clk_mask
, QSPI_SPI_CLOCK_CNTRL_REG
);
197 ctx_reg
->clkctrl
= clk_mask
;
199 pm_runtime_mark_last_busy(qspi
->dev
);
200 ret
= pm_runtime_put_autosuspend(qspi
->dev
);
202 dev_err(qspi
->dev
, "pm_runtime_put_autosuspend() failed\n");
209 static void ti_qspi_restore_ctx(struct ti_qspi
*qspi
)
211 struct ti_qspi_regs
*ctx_reg
= &qspi
->ctx_reg
;
213 ti_qspi_write(qspi
, ctx_reg
->clkctrl
, QSPI_SPI_CLOCK_CNTRL_REG
);
216 static inline u32
qspi_is_busy(struct ti_qspi
*qspi
)
219 unsigned long timeout
= jiffies
+ QSPI_COMPLETION_TIMEOUT
;
221 stat
= ti_qspi_read(qspi
, QSPI_SPI_STATUS_REG
);
222 while ((stat
& BUSY
) && time_after(timeout
, jiffies
)) {
224 stat
= ti_qspi_read(qspi
, QSPI_SPI_STATUS_REG
);
227 WARN(stat
& BUSY
, "qspi busy\n");
231 static inline int ti_qspi_poll_wc(struct ti_qspi
*qspi
)
234 unsigned long timeout
= jiffies
+ QSPI_COMPLETION_TIMEOUT
;
237 stat
= ti_qspi_read(qspi
, QSPI_SPI_STATUS_REG
);
241 } while (time_after(timeout
, jiffies
));
243 stat
= ti_qspi_read(qspi
, QSPI_SPI_STATUS_REG
);
249 static int qspi_write_msg(struct ti_qspi
*qspi
, struct spi_transfer
*t
,
258 cmd
= qspi
->cmd
| QSPI_WR_SNGL
;
259 wlen
= t
->bits_per_word
>> 3; /* in bytes */
263 if (qspi_is_busy(qspi
))
268 dev_dbg(qspi
->dev
, "tx cmd %08x dc %08x data %02x\n",
269 cmd
, qspi
->dc
, *txbuf
);
270 if (count
>= QSPI_WLEN_MAX_BYTES
) {
271 u32
*txp
= (u32
*)txbuf
;
273 data
= cpu_to_be32(*txp
++);
274 writel(data
, qspi
->base
+
275 QSPI_SPI_DATA_REG_3
);
276 data
= cpu_to_be32(*txp
++);
277 writel(data
, qspi
->base
+
278 QSPI_SPI_DATA_REG_2
);
279 data
= cpu_to_be32(*txp
++);
280 writel(data
, qspi
->base
+
281 QSPI_SPI_DATA_REG_1
);
282 data
= cpu_to_be32(*txp
++);
283 writel(data
, qspi
->base
+
285 xfer_len
= QSPI_WLEN_MAX_BYTES
;
286 cmd
|= QSPI_WLEN(QSPI_WLEN_MAX_BITS
);
288 writeb(*txbuf
, qspi
->base
+ QSPI_SPI_DATA_REG
);
289 cmd
= qspi
->cmd
| QSPI_WR_SNGL
;
291 cmd
|= QSPI_WLEN(wlen
);
295 dev_dbg(qspi
->dev
, "tx cmd %08x dc %08x data %04x\n",
296 cmd
, qspi
->dc
, *txbuf
);
297 writew(*((u16
*)txbuf
), qspi
->base
+ QSPI_SPI_DATA_REG
);
300 dev_dbg(qspi
->dev
, "tx cmd %08x dc %08x data %08x\n",
301 cmd
, qspi
->dc
, *txbuf
);
302 writel(*((u32
*)txbuf
), qspi
->base
+ QSPI_SPI_DATA_REG
);
306 ti_qspi_write(qspi
, cmd
, QSPI_SPI_CMD_REG
);
307 if (ti_qspi_poll_wc(qspi
)) {
308 dev_err(qspi
->dev
, "write timed out\n");
318 static int qspi_read_msg(struct ti_qspi
*qspi
, struct spi_transfer
*t
,
327 switch (t
->rx_nbits
) {
338 wlen
= t
->bits_per_word
>> 3; /* in bytes */
341 dev_dbg(qspi
->dev
, "rx cmd %08x dc %08x\n", cmd
, qspi
->dc
);
342 if (qspi_is_busy(qspi
))
345 ti_qspi_write(qspi
, cmd
, QSPI_SPI_CMD_REG
);
346 if (ti_qspi_poll_wc(qspi
)) {
347 dev_err(qspi
->dev
, "read timed out\n");
352 *rxbuf
= readb(qspi
->base
+ QSPI_SPI_DATA_REG
);
355 *((u16
*)rxbuf
) = readw(qspi
->base
+ QSPI_SPI_DATA_REG
);
358 *((u32
*)rxbuf
) = readl(qspi
->base
+ QSPI_SPI_DATA_REG
);
368 static int qspi_transfer_msg(struct ti_qspi
*qspi
, struct spi_transfer
*t
,
374 ret
= qspi_write_msg(qspi
, t
, count
);
376 dev_dbg(qspi
->dev
, "Error while writing\n");
382 ret
= qspi_read_msg(qspi
, t
, count
);
384 dev_dbg(qspi
->dev
, "Error while reading\n");
392 static void ti_qspi_dma_callback(void *param
)
394 struct ti_qspi
*qspi
= param
;
396 complete(&qspi
->transfer_complete
);
399 static int ti_qspi_dma_xfer(struct ti_qspi
*qspi
, dma_addr_t dma_dst
,
400 dma_addr_t dma_src
, size_t len
)
402 struct dma_chan
*chan
= qspi
->rx_chan
;
404 enum dma_ctrl_flags flags
= DMA_CTRL_ACK
| DMA_PREP_INTERRUPT
;
405 struct dma_async_tx_descriptor
*tx
;
408 tx
= dmaengine_prep_dma_memcpy(chan
, dma_dst
, dma_src
, len
, flags
);
410 dev_err(qspi
->dev
, "device_prep_dma_memcpy error\n");
414 tx
->callback
= ti_qspi_dma_callback
;
415 tx
->callback_param
= qspi
;
416 cookie
= tx
->tx_submit(tx
);
417 reinit_completion(&qspi
->transfer_complete
);
419 ret
= dma_submit_error(cookie
);
421 dev_err(qspi
->dev
, "dma_submit_error %d\n", cookie
);
425 dma_async_issue_pending(chan
);
426 ret
= wait_for_completion_timeout(&qspi
->transfer_complete
,
427 msecs_to_jiffies(len
));
429 dmaengine_terminate_sync(chan
);
430 dev_err(qspi
->dev
, "DMA wait_for_completion_timeout\n");
437 static int ti_qspi_dma_bounce_buffer(struct ti_qspi
*qspi
,
438 struct spi_flash_read_message
*msg
)
440 size_t readsize
= msg
->len
;
442 dma_addr_t dma_src
= qspi
->mmap_phys_base
+ msg
->from
;
446 * Use bounce buffer as FS like jffs2, ubifs may pass
447 * buffers that does not belong to kernel lowmem region.
449 while (readsize
!= 0) {
450 size_t xfer_len
= min_t(size_t, QSPI_DMA_BUFFER_SIZE
,
453 ret
= ti_qspi_dma_xfer(qspi
, qspi
->rx_bb_dma_addr
,
457 memcpy(to
, qspi
->rx_bb_addr
, xfer_len
);
458 readsize
-= xfer_len
;
466 static int ti_qspi_dma_xfer_sg(struct ti_qspi
*qspi
, struct sg_table rx_sg
,
469 struct scatterlist
*sg
;
470 dma_addr_t dma_src
= qspi
->mmap_phys_base
+ from
;
474 for_each_sg(rx_sg
.sgl
, sg
, rx_sg
.nents
, i
) {
475 dma_dst
= sg_dma_address(sg
);
476 len
= sg_dma_len(sg
);
477 ret
= ti_qspi_dma_xfer(qspi
, dma_dst
, dma_src
, len
);
486 static void ti_qspi_enable_memory_map(struct spi_device
*spi
)
488 struct ti_qspi
*qspi
= spi_master_get_devdata(spi
->master
);
490 ti_qspi_write(qspi
, MM_SWITCH
, QSPI_SPI_SWITCH_REG
);
491 if (qspi
->ctrl_base
) {
492 regmap_update_bits(qspi
->ctrl_base
, qspi
->ctrl_reg
,
493 MEM_CS_EN(spi
->chip_select
),
496 qspi
->mmap_enabled
= true;
499 static void ti_qspi_disable_memory_map(struct spi_device
*spi
)
501 struct ti_qspi
*qspi
= spi_master_get_devdata(spi
->master
);
503 ti_qspi_write(qspi
, 0, QSPI_SPI_SWITCH_REG
);
505 regmap_update_bits(qspi
->ctrl_base
, qspi
->ctrl_reg
,
507 qspi
->mmap_enabled
= false;
510 static void ti_qspi_setup_mmap_read(struct spi_device
*spi
,
511 struct spi_flash_read_message
*msg
)
513 struct ti_qspi
*qspi
= spi_master_get_devdata(spi
->master
);
514 u32 memval
= msg
->read_opcode
;
516 switch (msg
->data_nbits
) {
518 memval
|= QSPI_SETUP_RD_QUAD
;
521 memval
|= QSPI_SETUP_RD_DUAL
;
524 memval
|= QSPI_SETUP_RD_NORMAL
;
527 memval
|= ((msg
->addr_width
- 1) << QSPI_SETUP_ADDR_SHIFT
|
528 msg
->dummy_bytes
<< QSPI_SETUP_DUMMY_SHIFT
);
529 ti_qspi_write(qspi
, memval
,
530 QSPI_SPI_SETUP_REG(spi
->chip_select
));
533 static bool ti_qspi_spi_flash_can_dma(struct spi_device
*spi
,
534 struct spi_flash_read_message
*msg
)
536 return virt_addr_valid(msg
->buf
);
539 static int ti_qspi_spi_flash_read(struct spi_device
*spi
,
540 struct spi_flash_read_message
*msg
)
542 struct ti_qspi
*qspi
= spi_master_get_devdata(spi
->master
);
545 mutex_lock(&qspi
->list_lock
);
547 if (!qspi
->mmap_enabled
)
548 ti_qspi_enable_memory_map(spi
);
549 ti_qspi_setup_mmap_read(spi
, msg
);
552 if (msg
->cur_msg_mapped
)
553 ret
= ti_qspi_dma_xfer_sg(qspi
, msg
->rx_sg
, msg
->from
);
555 ret
= ti_qspi_dma_bounce_buffer(qspi
, msg
);
559 memcpy_fromio(msg
->buf
, qspi
->mmap_base
+ msg
->from
, msg
->len
);
561 msg
->retlen
= msg
->len
;
564 mutex_unlock(&qspi
->list_lock
);
569 static int ti_qspi_start_transfer_one(struct spi_master
*master
,
570 struct spi_message
*m
)
572 struct ti_qspi
*qspi
= spi_master_get_devdata(master
);
573 struct spi_device
*spi
= m
->spi
;
574 struct spi_transfer
*t
;
576 unsigned int frame_len_words
, transfer_len_words
;
579 /* setup device control reg */
582 if (spi
->mode
& SPI_CPHA
)
583 qspi
->dc
|= QSPI_CKPHA(spi
->chip_select
);
584 if (spi
->mode
& SPI_CPOL
)
585 qspi
->dc
|= QSPI_CKPOL(spi
->chip_select
);
586 if (spi
->mode
& SPI_CS_HIGH
)
587 qspi
->dc
|= QSPI_CSPOL(spi
->chip_select
);
590 list_for_each_entry(t
, &m
->transfers
, transfer_list
)
591 frame_len_words
+= t
->len
/ (t
->bits_per_word
>> 3);
592 frame_len_words
= min_t(unsigned int, frame_len_words
, QSPI_FRAME
);
594 /* setup command reg */
596 qspi
->cmd
|= QSPI_EN_CS(spi
->chip_select
);
597 qspi
->cmd
|= QSPI_FLEN(frame_len_words
);
599 ti_qspi_write(qspi
, qspi
->dc
, QSPI_SPI_DC_REG
);
601 mutex_lock(&qspi
->list_lock
);
603 if (qspi
->mmap_enabled
)
604 ti_qspi_disable_memory_map(spi
);
606 list_for_each_entry(t
, &m
->transfers
, transfer_list
) {
607 qspi
->cmd
= ((qspi
->cmd
& ~QSPI_WLEN_MASK
) |
608 QSPI_WLEN(t
->bits_per_word
));
610 wlen
= t
->bits_per_word
>> 3;
611 transfer_len_words
= min(t
->len
/ wlen
, frame_len_words
);
613 ret
= qspi_transfer_msg(qspi
, t
, transfer_len_words
* wlen
);
615 dev_dbg(qspi
->dev
, "transfer message failed\n");
616 mutex_unlock(&qspi
->list_lock
);
620 m
->actual_length
+= transfer_len_words
* wlen
;
621 frame_len_words
-= transfer_len_words
;
622 if (frame_len_words
== 0)
626 mutex_unlock(&qspi
->list_lock
);
628 ti_qspi_write(qspi
, qspi
->cmd
| QSPI_INVAL
, QSPI_SPI_CMD_REG
);
630 spi_finalize_current_message(master
);
635 static int ti_qspi_runtime_resume(struct device
*dev
)
637 struct ti_qspi
*qspi
;
639 qspi
= dev_get_drvdata(dev
);
640 ti_qspi_restore_ctx(qspi
);
645 static const struct of_device_id ti_qspi_match
[] = {
646 {.compatible
= "ti,dra7xxx-qspi" },
647 {.compatible
= "ti,am4372-qspi" },
650 MODULE_DEVICE_TABLE(of
, ti_qspi_match
);
652 static int ti_qspi_probe(struct platform_device
*pdev
)
654 struct ti_qspi
*qspi
;
655 struct spi_master
*master
;
656 struct resource
*r
, *res_mmap
;
657 struct device_node
*np
= pdev
->dev
.of_node
;
659 int ret
= 0, num_cs
, irq
;
662 master
= spi_alloc_master(&pdev
->dev
, sizeof(*qspi
));
666 master
->mode_bits
= SPI_CPOL
| SPI_CPHA
| SPI_RX_DUAL
| SPI_RX_QUAD
;
668 master
->flags
= SPI_MASTER_HALF_DUPLEX
;
669 master
->setup
= ti_qspi_setup
;
670 master
->auto_runtime_pm
= true;
671 master
->transfer_one_message
= ti_qspi_start_transfer_one
;
672 master
->dev
.of_node
= pdev
->dev
.of_node
;
673 master
->bits_per_word_mask
= SPI_BPW_MASK(32) | SPI_BPW_MASK(16) |
675 master
->spi_flash_read
= ti_qspi_spi_flash_read
;
677 if (!of_property_read_u32(np
, "num-cs", &num_cs
))
678 master
->num_chipselect
= num_cs
;
680 qspi
= spi_master_get_devdata(master
);
681 qspi
->master
= master
;
682 qspi
->dev
= &pdev
->dev
;
683 platform_set_drvdata(pdev
, qspi
);
685 r
= platform_get_resource_byname(pdev
, IORESOURCE_MEM
, "qspi_base");
687 r
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
689 dev_err(&pdev
->dev
, "missing platform data\n");
695 res_mmap
= platform_get_resource_byname(pdev
,
696 IORESOURCE_MEM
, "qspi_mmap");
697 if (res_mmap
== NULL
) {
698 res_mmap
= platform_get_resource(pdev
, IORESOURCE_MEM
, 1);
699 if (res_mmap
== NULL
) {
701 "memory mapped resource not required\n");
705 irq
= platform_get_irq(pdev
, 0);
707 dev_err(&pdev
->dev
, "no irq resource?\n");
712 mutex_init(&qspi
->list_lock
);
714 qspi
->base
= devm_ioremap_resource(&pdev
->dev
, r
);
715 if (IS_ERR(qspi
->base
)) {
716 ret
= PTR_ERR(qspi
->base
);
721 if (of_property_read_bool(np
, "syscon-chipselects")) {
723 syscon_regmap_lookup_by_phandle(np
,
724 "syscon-chipselects");
725 if (IS_ERR(qspi
->ctrl_base
)) {
726 ret
= PTR_ERR(qspi
->ctrl_base
);
729 ret
= of_property_read_u32_index(np
,
730 "syscon-chipselects",
734 "couldn't get ctrl_mod reg index\n");
739 qspi
->fclk
= devm_clk_get(&pdev
->dev
, "fck");
740 if (IS_ERR(qspi
->fclk
)) {
741 ret
= PTR_ERR(qspi
->fclk
);
742 dev_err(&pdev
->dev
, "could not get clk: %d\n", ret
);
745 pm_runtime_use_autosuspend(&pdev
->dev
);
746 pm_runtime_set_autosuspend_delay(&pdev
->dev
, QSPI_AUTOSUSPEND_TIMEOUT
);
747 pm_runtime_enable(&pdev
->dev
);
749 if (!of_property_read_u32(np
, "spi-max-frequency", &max_freq
))
750 qspi
->spi_max_frequency
= max_freq
;
753 dma_cap_set(DMA_MEMCPY
, mask
);
755 qspi
->rx_chan
= dma_request_chan_by_mask(&mask
);
756 if (IS_ERR(qspi
->rx_chan
)) {
758 "No Rx DMA available, trying mmap mode\n");
759 qspi
->rx_chan
= NULL
;
763 qspi
->rx_bb_addr
= dma_alloc_coherent(qspi
->dev
,
764 QSPI_DMA_BUFFER_SIZE
,
765 &qspi
->rx_bb_dma_addr
,
766 GFP_KERNEL
| GFP_DMA
);
767 if (!qspi
->rx_bb_addr
) {
769 "dma_alloc_coherent failed, using PIO mode\n");
770 dma_release_channel(qspi
->rx_chan
);
773 master
->spi_flash_can_dma
= ti_qspi_spi_flash_can_dma
;
774 master
->dma_rx
= qspi
->rx_chan
;
775 init_completion(&qspi
->transfer_complete
);
777 qspi
->mmap_phys_base
= (dma_addr_t
)res_mmap
->start
;
780 if (!qspi
->rx_chan
&& res_mmap
) {
781 qspi
->mmap_base
= devm_ioremap_resource(&pdev
->dev
, res_mmap
);
782 if (IS_ERR(qspi
->mmap_base
)) {
784 "mmap failed with error %ld using PIO mode\n",
785 PTR_ERR(qspi
->mmap_base
));
786 qspi
->mmap_base
= NULL
;
787 master
->spi_flash_read
= NULL
;
790 qspi
->mmap_enabled
= false;
792 ret
= devm_spi_register_master(&pdev
->dev
, master
);
796 pm_runtime_disable(&pdev
->dev
);
798 spi_master_put(master
);
802 static int ti_qspi_remove(struct platform_device
*pdev
)
804 struct ti_qspi
*qspi
= platform_get_drvdata(pdev
);
807 rc
= spi_master_suspend(qspi
->master
);
811 pm_runtime_put_sync(&pdev
->dev
);
812 pm_runtime_disable(&pdev
->dev
);
814 if (qspi
->rx_bb_addr
)
815 dma_free_coherent(qspi
->dev
, QSPI_DMA_BUFFER_SIZE
,
817 qspi
->rx_bb_dma_addr
);
819 dma_release_channel(qspi
->rx_chan
);
824 static const struct dev_pm_ops ti_qspi_pm_ops
= {
825 .runtime_resume
= ti_qspi_runtime_resume
,
828 static struct platform_driver ti_qspi_driver
= {
829 .probe
= ti_qspi_probe
,
830 .remove
= ti_qspi_remove
,
833 .pm
= &ti_qspi_pm_ops
,
834 .of_match_table
= ti_qspi_match
,
838 module_platform_driver(ti_qspi_driver
);
840 MODULE_AUTHOR("Sourav Poddar <sourav.poddar@ti.com>");
841 MODULE_LICENSE("GPL v2");
842 MODULE_DESCRIPTION("TI QSPI controller driver");
843 MODULE_ALIAS("platform:ti-qspi");