2 * TI DaVinci EVM board support
4 * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
6 * 2007 (c) MontaVista Software, Inc. This file is licensed under
7 * the terms of the GNU General Public License version 2. This program
8 * is licensed "as is" without any warranty of any kind, whether express
11 #include <linux/kernel.h>
12 #include <linux/init.h>
13 #include <linux/dma-mapping.h>
14 #include <linux/platform_device.h>
15 #include <linux/gpio.h>
16 #include <linux/i2c.h>
17 #include <linux/i2c/pcf857x.h>
18 #include <linux/platform_data/at24.h>
19 #include <linux/mtd/mtd.h>
20 #include <linux/mtd/nand.h>
21 #include <linux/mtd/partitions.h>
22 #include <linux/mtd/physmap.h>
23 #include <linux/phy.h>
24 #include <linux/clk.h>
25 #include <linux/videodev2.h>
26 #include <linux/v4l2-dv-timings.h>
27 #include <linux/export.h>
29 #include <media/i2c/tvp514x.h>
31 #include <asm/mach-types.h>
32 #include <asm/mach/arch.h>
34 #include <mach/common.h>
35 #include <linux/platform_data/i2c-davinci.h>
36 #include <mach/serial.h>
38 #include <linux/platform_data/mtd-davinci.h>
39 #include <linux/platform_data/mmc-davinci.h>
40 #include <linux/platform_data/usb-davinci.h>
41 #include <linux/platform_data/mtd-davinci-aemif.h>
45 #define DM644X_EVM_PHY_ID "davinci_mdio-0:01"
46 #define LXT971_PHY_ID (0x001378e2)
47 #define LXT971_PHY_MASK (0xfffffff0)
49 static struct mtd_partition davinci_evm_norflash_partitions
[] = {
50 /* bootloader (UBL, U-Boot, etc) in first 5 sectors */
55 .mask_flags
= MTD_WRITEABLE
, /* force read-only */
57 /* bootloader params in the next 1 sectors */
60 .offset
= MTDPART_OFS_APPEND
,
67 .offset
= MTDPART_OFS_APPEND
,
74 .offset
= MTDPART_OFS_APPEND
,
75 .size
= MTDPART_SIZ_FULL
,
80 static struct physmap_flash_data davinci_evm_norflash_data
= {
82 .parts
= davinci_evm_norflash_partitions
,
83 .nr_parts
= ARRAY_SIZE(davinci_evm_norflash_partitions
),
86 /* NOTE: CFI probe will correctly detect flash part as 32M, but EMIF
87 * limits addresses to 16M, so using addresses past 16M will wrap */
88 static struct resource davinci_evm_norflash_resource
= {
89 .start
= DM644X_ASYNC_EMIF_DATA_CE0_BASE
,
90 .end
= DM644X_ASYNC_EMIF_DATA_CE0_BASE
+ SZ_16M
- 1,
91 .flags
= IORESOURCE_MEM
,
94 static struct platform_device davinci_evm_norflash_device
= {
95 .name
= "physmap-flash",
98 .platform_data
= &davinci_evm_norflash_data
,
101 .resource
= &davinci_evm_norflash_resource
,
104 /* DM644x EVM includes a 64 MByte small-page NAND flash (16K blocks).
105 * It may used instead of the (default) NOR chip to boot, using TI's
106 * tools to install the secondary boot loader (UBL) and U-Boot.
108 static struct mtd_partition davinci_evm_nandflash_partition
[] = {
109 /* Bootloader layout depends on whose u-boot is installed, but we
110 * can hide all the details.
111 * - block 0 for u-boot environment ... in mainline u-boot
112 * - block 1 for UBL (plus up to four backup copies in blocks 2..5)
113 * - blocks 6...? for u-boot
114 * - blocks 16..23 for u-boot environment ... in TI's u-boot
117 .name
= "bootloader",
119 .size
= SZ_256K
+ SZ_128K
,
120 .mask_flags
= MTD_WRITEABLE
, /* force read-only */
125 .offset
= MTDPART_OFS_APPEND
,
129 /* File system (older GIT kernels started this on the 5MB mark) */
131 .name
= "filesystem",
132 .offset
= MTDPART_OFS_APPEND
,
133 .size
= MTDPART_SIZ_FULL
,
136 /* A few blocks at end hold a flash BBT ... created by TI's CCS
137 * using flashwriter_nand.out, but ignored by TI's versions of
138 * Linux and u-boot. We boot faster by using them.
142 static struct davinci_aemif_timing davinci_evm_nandflash_timing
= {
152 static struct davinci_nand_pdata davinci_evm_nandflash_data
= {
153 .parts
= davinci_evm_nandflash_partition
,
154 .nr_parts
= ARRAY_SIZE(davinci_evm_nandflash_partition
),
155 .ecc_mode
= NAND_ECC_HW
,
157 .bbt_options
= NAND_BBT_USE_FLASH
,
158 .timing
= &davinci_evm_nandflash_timing
,
161 static struct resource davinci_evm_nandflash_resource
[] = {
163 .start
= DM644X_ASYNC_EMIF_DATA_CE0_BASE
,
164 .end
= DM644X_ASYNC_EMIF_DATA_CE0_BASE
+ SZ_16M
- 1,
165 .flags
= IORESOURCE_MEM
,
167 .start
= DM644X_ASYNC_EMIF_CONTROL_BASE
,
168 .end
= DM644X_ASYNC_EMIF_CONTROL_BASE
+ SZ_4K
- 1,
169 .flags
= IORESOURCE_MEM
,
173 static struct platform_device davinci_evm_nandflash_device
= {
174 .name
= "davinci_nand",
177 .platform_data
= &davinci_evm_nandflash_data
,
179 .num_resources
= ARRAY_SIZE(davinci_evm_nandflash_resource
),
180 .resource
= davinci_evm_nandflash_resource
,
183 static u64 davinci_fb_dma_mask
= DMA_BIT_MASK(32);
185 static struct platform_device davinci_fb_device
= {
189 .dma_mask
= &davinci_fb_dma_mask
,
190 .coherent_dma_mask
= DMA_BIT_MASK(32),
195 static struct tvp514x_platform_data dm644xevm_tvp5146_pdata
= {
201 #define TVP514X_STD_ALL (V4L2_STD_NTSC | V4L2_STD_PAL)
202 /* Inputs available at the TVP5146 */
203 static struct v4l2_input dm644xevm_tvp5146_inputs
[] = {
207 .type
= V4L2_INPUT_TYPE_CAMERA
,
208 .std
= TVP514X_STD_ALL
,
213 .type
= V4L2_INPUT_TYPE_CAMERA
,
214 .std
= TVP514X_STD_ALL
,
219 * this is the route info for connecting each input to decoder
220 * ouput that goes to vpfe. There is a one to one correspondence
221 * with tvp5146_inputs
223 static struct vpfe_route dm644xevm_tvp5146_routes
[] = {
225 .input
= INPUT_CVBS_VI2B
,
226 .output
= OUTPUT_10BIT_422_EMBEDDED_SYNC
,
229 .input
= INPUT_SVIDEO_VI2C_VI1C
,
230 .output
= OUTPUT_10BIT_422_EMBEDDED_SYNC
,
234 static struct vpfe_subdev_info dm644xevm_vpfe_sub_devs
[] = {
238 .num_inputs
= ARRAY_SIZE(dm644xevm_tvp5146_inputs
),
239 .inputs
= dm644xevm_tvp5146_inputs
,
240 .routes
= dm644xevm_tvp5146_routes
,
243 .if_type
= VPFE_BT656
,
244 .hdpol
= VPFE_PINPOL_POSITIVE
,
245 .vdpol
= VPFE_PINPOL_POSITIVE
,
248 I2C_BOARD_INFO("tvp5146", 0x5d),
249 .platform_data
= &dm644xevm_tvp5146_pdata
,
254 static struct vpfe_config dm644xevm_capture_cfg
= {
255 .num_subdevs
= ARRAY_SIZE(dm644xevm_vpfe_sub_devs
),
257 .sub_devs
= dm644xevm_vpfe_sub_devs
,
258 .card_name
= "DM6446 EVM",
259 .ccdc
= "DM6446 CCDC",
262 static struct platform_device rtc_dev
= {
263 .name
= "rtc_davinci_evm",
267 static struct snd_platform_data dm644x_evm_snd_data
;
269 /*----------------------------------------------------------------------*/
275 #define PCF_Uxx_BASE(x) (DAVINCI_N_GPIO + ((x) * 8))
280 static struct gpio_led evm_leds
[] = {
281 { .name
= "DS8", .active_low
= 1,
282 .default_trigger
= "heartbeat", },
283 { .name
= "DS7", .active_low
= 1, },
284 { .name
= "DS6", .active_low
= 1, },
285 { .name
= "DS5", .active_low
= 1, },
286 { .name
= "DS4", .active_low
= 1, },
287 { .name
= "DS3", .active_low
= 1, },
288 { .name
= "DS2", .active_low
= 1,
289 .default_trigger
= "mmc0", },
290 { .name
= "DS1", .active_low
= 1,
291 .default_trigger
= "ide-disk", },
294 static const struct gpio_led_platform_data evm_led_data
= {
295 .num_leds
= ARRAY_SIZE(evm_leds
),
299 static struct platform_device
*evm_led_dev
;
302 evm_led_setup(struct i2c_client
*client
, int gpio
, unsigned ngpio
, void *c
)
304 struct gpio_led
*leds
= evm_leds
;
312 /* what an extremely annoying way to be forced to handle
313 * device unregistration ...
315 evm_led_dev
= platform_device_alloc("leds-gpio", 0);
316 platform_device_add_data(evm_led_dev
,
317 &evm_led_data
, sizeof evm_led_data
);
319 evm_led_dev
->dev
.parent
= &client
->dev
;
320 status
= platform_device_add(evm_led_dev
);
322 platform_device_put(evm_led_dev
);
329 evm_led_teardown(struct i2c_client
*client
, int gpio
, unsigned ngpio
, void *c
)
332 platform_device_unregister(evm_led_dev
);
338 static struct pcf857x_platform_data pcf_data_u2
= {
339 .gpio_base
= PCF_Uxx_BASE(0),
340 .setup
= evm_led_setup
,
341 .teardown
= evm_led_teardown
,
345 /* U18 - A/V clock generator and user switch */
350 sw_show(struct device
*d
, struct device_attribute
*a
, char *buf
)
352 char *s
= gpio_get_value_cansleep(sw_gpio
) ? "on\n" : "off\n";
358 static DEVICE_ATTR(user_sw
, S_IRUGO
, sw_show
, NULL
);
361 evm_u18_setup(struct i2c_client
*client
, int gpio
, unsigned ngpio
, void *c
)
365 /* export dip switch option */
367 status
= gpio_request(sw_gpio
, "user_sw");
369 status
= gpio_direction_input(sw_gpio
);
371 status
= device_create_file(&client
->dev
, &dev_attr_user_sw
);
377 /* audio PLL: 48 kHz (vs 44.1 or 32), single rate (vs double) */
378 gpio_request(gpio
+ 3, "pll_fs2");
379 gpio_direction_output(gpio
+ 3, 0);
381 gpio_request(gpio
+ 2, "pll_fs1");
382 gpio_direction_output(gpio
+ 2, 0);
384 gpio_request(gpio
+ 1, "pll_sr");
385 gpio_direction_output(gpio
+ 1, 0);
391 evm_u18_teardown(struct i2c_client
*client
, int gpio
, unsigned ngpio
, void *c
)
398 device_remove_file(&client
->dev
, &dev_attr_user_sw
);
404 static struct pcf857x_platform_data pcf_data_u18
= {
405 .gpio_base
= PCF_Uxx_BASE(1),
406 .n_latch
= (1 << 3) | (1 << 2) | (1 << 1),
407 .setup
= evm_u18_setup
,
408 .teardown
= evm_u18_teardown
,
412 /* U35 - various I/O signals used to manage USB, CF, ATA, etc */
415 evm_u35_setup(struct i2c_client
*client
, int gpio
, unsigned ngpio
, void *c
)
417 /* p0 = nDRV_VBUS (initial: don't supply it) */
418 gpio_request(gpio
+ 0, "nDRV_VBUS");
419 gpio_direction_output(gpio
+ 0, 1);
422 gpio_request(gpio
+ 1, "VDDIMX_EN");
423 gpio_direction_output(gpio
+ 1, 1);
426 gpio_request(gpio
+ 2, "VLYNQ_EN");
427 gpio_direction_output(gpio
+ 2, 1);
429 /* p3 = n3V3_CF_RESET (initial: stay in reset) */
430 gpio_request(gpio
+ 3, "nCF_RESET");
431 gpio_direction_output(gpio
+ 3, 0);
435 /* p5 = 1V8_WLAN_RESET (initial: stay in reset) */
436 gpio_request(gpio
+ 5, "WLAN_RESET");
437 gpio_direction_output(gpio
+ 5, 1);
439 /* p6 = nATA_SEL (initial: select) */
440 gpio_request(gpio
+ 6, "nATA_SEL");
441 gpio_direction_output(gpio
+ 6, 0);
443 /* p7 = nCF_SEL (initial: deselect) */
444 gpio_request(gpio
+ 7, "nCF_SEL");
445 gpio_direction_output(gpio
+ 7, 1);
451 evm_u35_teardown(struct i2c_client
*client
, int gpio
, unsigned ngpio
, void *c
)
463 static struct pcf857x_platform_data pcf_data_u35
= {
464 .gpio_base
= PCF_Uxx_BASE(2),
465 .setup
= evm_u35_setup
,
466 .teardown
= evm_u35_teardown
,
469 /*----------------------------------------------------------------------*/
471 /* Most of this EEPROM is unused, but U-Boot uses some data:
472 * - 0x7f00, 6 bytes Ethernet Address
473 * - 0x0039, 1 byte NTSC vs PAL (bit 0x80 == PAL)
474 * - ... newer boards may have more
477 static struct at24_platform_data eeprom_info
= {
478 .byte_len
= (256*1024) / 8,
480 .flags
= AT24_FLAG_ADDR16
,
481 .setup
= davinci_get_mac_addr
,
482 .context
= (void *)0x7f00,
486 * MSP430 supports RTC, card detection, input from IR remote, and
487 * a bit more. It triggers interrupts on GPIO(7) from pressing
488 * buttons on the IR remote, and for card detect switches.
490 static struct i2c_client
*dm6446evm_msp
;
492 static int dm6446evm_msp_probe(struct i2c_client
*client
,
493 const struct i2c_device_id
*id
)
495 dm6446evm_msp
= client
;
499 static int dm6446evm_msp_remove(struct i2c_client
*client
)
501 dm6446evm_msp
= NULL
;
505 static const struct i2c_device_id dm6446evm_msp_ids
[] = {
506 { "dm6446evm_msp", 0, },
507 { /* end of list */ },
510 static struct i2c_driver dm6446evm_msp_driver
= {
511 .driver
.name
= "dm6446evm_msp",
512 .id_table
= dm6446evm_msp_ids
,
513 .probe
= dm6446evm_msp_probe
,
514 .remove
= dm6446evm_msp_remove
,
517 static int dm6444evm_msp430_get_pins(void)
519 static const char txbuf
[2] = { 2, 4, };
521 struct i2c_msg msg
[2] = {
525 .buf
= (void __force
*)txbuf
,
538 msg
[0].addr
= dm6446evm_msp
->addr
;
539 msg
[1].addr
= dm6446evm_msp
->addr
;
541 /* Command 4 == get input state, returns port 2 and port3 data
542 * S Addr W [A] len=2 [A] cmd=4 [A]
543 * RS Addr R [A] [len=4] A [cmd=4] A [port2] A [port3] N P
545 status
= i2c_transfer(dm6446evm_msp
->adapter
, msg
, 2);
549 dev_dbg(&dm6446evm_msp
->dev
, "PINS: %4ph\n", buf
);
551 return (buf
[3] << 8) | buf
[2];
554 static int dm6444evm_mmc_get_cd(int module
)
556 int status
= dm6444evm_msp430_get_pins();
558 return (status
< 0) ? status
: !(status
& BIT(1));
561 static int dm6444evm_mmc_get_ro(int module
)
563 int status
= dm6444evm_msp430_get_pins();
565 return (status
< 0) ? status
: status
& BIT(6 + 8);
568 static struct davinci_mmc_config dm6446evm_mmc_config
= {
569 .get_cd
= dm6444evm_mmc_get_cd
,
570 .get_ro
= dm6444evm_mmc_get_ro
,
574 static struct i2c_board_info __initdata i2c_info
[] = {
576 I2C_BOARD_INFO("dm6446evm_msp", 0x23),
579 I2C_BOARD_INFO("pcf8574", 0x38),
580 .platform_data
= &pcf_data_u2
,
583 I2C_BOARD_INFO("pcf8574", 0x39),
584 .platform_data
= &pcf_data_u18
,
587 I2C_BOARD_INFO("pcf8574", 0x3a),
588 .platform_data
= &pcf_data_u35
,
591 I2C_BOARD_INFO("24c256", 0x50),
592 .platform_data
= &eeprom_info
,
595 I2C_BOARD_INFO("tlv320aic33", 0x1b),
599 /* The msp430 uses a slow bitbanged I2C implementation (ergo 20 KHz),
600 * which requires 100 usec of idle bus after i2c writes sent to it.
602 static struct davinci_i2c_platform_data i2c_pdata
= {
603 .bus_freq
= 20 /* kHz */,
604 .bus_delay
= 100 /* usec */,
609 static void __init
evm_init_i2c(void)
611 davinci_init_i2c(&i2c_pdata
);
612 i2c_add_driver(&dm6446evm_msp_driver
);
613 i2c_register_board_info(1, i2c_info
, ARRAY_SIZE(i2c_info
));
617 #define VENC_STD_ALL (V4L2_STD_NTSC | V4L2_STD_PAL)
619 /* venc standard timings */
620 static struct vpbe_enc_mode_info dm644xevm_enc_std_timing
[] = {
623 .timings_type
= VPBE_ENC_STD
,
624 .std_id
= V4L2_STD_NTSC
,
629 .fps
= {30000, 1001},
631 .upper_margin
= 0x10,
635 .timings_type
= VPBE_ENC_STD
,
636 .std_id
= V4L2_STD_PAL
,
643 .upper_margin
= 0x16,
647 /* venc dv preset timings */
648 static struct vpbe_enc_mode_info dm644xevm_enc_preset_timing
[] = {
651 .timings_type
= VPBE_ENC_DV_TIMINGS
,
652 .dv_timings
= V4L2_DV_BT_CEA_720X480P59_94
,
659 .upper_margin
= 0x20,
663 .timings_type
= VPBE_ENC_DV_TIMINGS
,
664 .dv_timings
= V4L2_DV_BT_CEA_720X576P50
,
671 .upper_margin
= 0x30,
676 * The outputs available from VPBE + encoders. Keep the order same
677 * as that of encoders. First those from venc followed by that from
678 * encoders. Index in the output refers to index on a particular encoder.
679 * Driver uses this index to pass it to encoder when it supports more
680 * than one output. Userspace applications use index of the array to
683 static struct vpbe_output dm644xevm_vpbe_outputs
[] = {
688 .type
= V4L2_OUTPUT_TYPE_ANALOG
,
690 .capabilities
= V4L2_OUT_CAP_STD
,
692 .subdev_name
= DM644X_VPBE_VENC_SUBDEV_NAME
,
693 .default_mode
= "ntsc",
694 .num_modes
= ARRAY_SIZE(dm644xevm_enc_std_timing
),
695 .modes
= dm644xevm_enc_std_timing
,
701 .type
= V4L2_OUTPUT_TYPE_ANALOG
,
702 .capabilities
= V4L2_OUT_CAP_DV_TIMINGS
,
704 .subdev_name
= DM644X_VPBE_VENC_SUBDEV_NAME
,
705 .default_mode
= "480p59_94",
706 .num_modes
= ARRAY_SIZE(dm644xevm_enc_preset_timing
),
707 .modes
= dm644xevm_enc_preset_timing
,
711 static struct vpbe_config dm644xevm_display_cfg
= {
712 .module_name
= "dm644x-vpbe-display",
715 .module_name
= DM644X_VPBE_OSD_SUBDEV_NAME
,
718 .module_name
= DM644X_VPBE_VENC_SUBDEV_NAME
,
720 .num_outputs
= ARRAY_SIZE(dm644xevm_vpbe_outputs
),
721 .outputs
= dm644xevm_vpbe_outputs
,
724 static struct platform_device
*davinci_evm_devices
[] __initdata
= {
730 davinci_evm_map_io(void)
735 static int davinci_phy_fixup(struct phy_device
*phydev
)
737 unsigned int control
;
738 /* CRITICAL: Fix for increasing PHY signal drive strength for
739 * TX lockup issue. On DaVinci EVM, the Intel LXT971 PHY
740 * signal strength was low causing TX to fail randomly. The
741 * fix is to Set bit 11 (Increased MII drive strength) of PHY
742 * register 26 (Digital Config register) on this phy. */
743 control
= phy_read(phydev
, 26);
744 phy_write(phydev
, 26, (control
| 0x800));
748 #define HAS_ATA IS_ENABLED(CONFIG_BLK_DEV_PALMCHIP_BK3710)
750 #define HAS_NOR IS_ENABLED(CONFIG_MTD_PHYSMAP)
752 #define HAS_NAND IS_ENABLED(CONFIG_MTD_NAND_DAVINCI)
754 static __init
void davinci_evm_init(void)
757 struct clk
*aemif_clk
;
758 struct davinci_soc_info
*soc_info
= &davinci_soc_info
;
760 ret
= dm644x_gpio_register();
762 pr_warn("%s: GPIO init failed: %d\n", __func__
, ret
);
764 aemif_clk
= clk_get(NULL
, "aemif");
765 clk_prepare_enable(aemif_clk
);
768 if (HAS_NAND
|| HAS_NOR
)
769 pr_warn("WARNING: both IDE and Flash are enabled, but they share AEMIF pins\n"
770 "\tDisable IDE for NAND/NOR support\n");
772 } else if (HAS_NAND
|| HAS_NOR
) {
773 davinci_cfg_reg(DM644X_HPIEN_DISABLE
);
774 davinci_cfg_reg(DM644X_ATAEN_DISABLE
);
776 /* only one device will be jumpered and detected */
778 platform_device_register(&davinci_evm_nandflash_device
);
780 if (davinci_aemif_setup(&davinci_evm_nandflash_device
))
781 pr_warn("%s: Cannot configure AEMIF\n",
785 evm_leds
[7].default_trigger
= "nand-disk";
788 pr_warn("WARNING: both NAND and NOR flash are enabled; disable one of them.\n");
790 platform_device_register(&davinci_evm_norflash_device
);
793 platform_add_devices(davinci_evm_devices
,
794 ARRAY_SIZE(davinci_evm_devices
));
797 davinci_setup_mmc(0, &dm6446evm_mmc_config
);
799 dm644x_init_video(&dm644xevm_capture_cfg
, &dm644xevm_display_cfg
);
801 davinci_serial_init(dm644x_serial_device
);
802 dm644x_init_asp(&dm644x_evm_snd_data
);
804 /* irlml6401 switches over 1A, in under 8 msec */
805 davinci_setup_usb(1000, 8);
807 if (IS_BUILTIN(CONFIG_PHYLIB
)) {
808 soc_info
->emac_pdata
->phy_id
= DM644X_EVM_PHY_ID
;
809 /* Register the fixup for PHY on DaVinci */
810 phy_register_fixup_for_uid(LXT971_PHY_ID
, LXT971_PHY_MASK
,
815 MACHINE_START(DAVINCI_EVM
, "DaVinci DM644x EVM")
816 /* Maintainer: MontaVista Software <source@mvista.com> */
817 .atag_offset
= 0x100,
818 .map_io
= davinci_evm_map_io
,
819 .init_irq
= davinci_irq_init
,
820 .init_time
= davinci_timer_init
,
821 .init_machine
= davinci_evm_init
,
822 .init_late
= davinci_init_late
,
823 .dma_zone_size
= SZ_128M
,
824 .restart
= davinci_restart
,