3 * Modified from mach-omap2/board-3430sdp-flash.c
5 * Copyright (C) 2009 Nokia Corporation
6 * Copyright (C) 2009 Texas Instruments
8 * Vimal Singh <vimalsingh@ti.com>
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
15 #include <linux/kernel.h>
16 #include <linux/omap-gpmc.h>
17 #include <linux/platform_device.h>
18 #include <linux/mtd/physmap.h>
21 #include <linux/platform_data/mtd-nand-omap2.h>
22 #include <linux/platform_data/mtd-onenand-omap2.h>
26 #include "board-flash.h"
28 #define REG_FPGA_REV 0x10
29 #define REG_FPGA_DIP_SWITCH_INPUT2 0x60
30 #define MAX_SUPPORTED_GPMC_CONFIG 3
32 #define DEBUG_BASE 0x08000000 /* debug board */
34 /* various memory sizes */
35 #define FLASH_SIZE_SDPV1 SZ_64M /* NOR flash (64 Meg aligned) */
36 #define FLASH_SIZE_SDPV2 SZ_128M /* NOR flash (256 Meg aligned) */
38 static struct physmap_flash_data board_nor_data
= {
42 static struct resource board_nor_resource
= {
43 .flags
= IORESOURCE_MEM
,
46 static struct platform_device board_nor_device
= {
47 .name
= "physmap-flash",
50 .platform_data
= &board_nor_data
,
53 .resource
= &board_nor_resource
,
57 __init
board_nor_init(struct mtd_partition
*nor_parts
, u8 nr_parts
, u8 cs
)
61 board_nor_data
.parts
= nor_parts
;
62 board_nor_data
.nr_parts
= nr_parts
;
64 /* Configure start address and size of NOR device */
65 if (omap_rev() >= OMAP3430_REV_ES1_0
) {
66 err
= gpmc_cs_request(cs
, FLASH_SIZE_SDPV2
- 1,
67 (unsigned long *)&board_nor_resource
.start
);
68 board_nor_resource
.end
= board_nor_resource
.start
69 + FLASH_SIZE_SDPV2
- 1;
71 err
= gpmc_cs_request(cs
, FLASH_SIZE_SDPV1
- 1,
72 (unsigned long *)&board_nor_resource
.start
);
73 board_nor_resource
.end
= board_nor_resource
.start
74 + FLASH_SIZE_SDPV1
- 1;
77 pr_err("NOR: Can't request GPMC CS\n");
80 if (platform_device_register(&board_nor_device
) < 0)
81 pr_err("Unable to register NOR device\n");
84 #if defined(CONFIG_MTD_ONENAND_OMAP2) || \
85 defined(CONFIG_MTD_ONENAND_OMAP2_MODULE)
86 static struct omap_onenand_platform_data board_onenand_data
= {
87 .dma_channel
= -1, /* disable DMA in OMAP OneNAND driver */
91 __init
board_onenand_init(struct mtd_partition
*onenand_parts
,
94 board_onenand_data
.cs
= cs
;
95 board_onenand_data
.parts
= onenand_parts
;
96 board_onenand_data
.nr_parts
= nr_parts
;
98 gpmc_onenand_init(&board_onenand_data
);
100 #endif /* CONFIG_MTD_ONENAND_OMAP2 || CONFIG_MTD_ONENAND_OMAP2_MODULE */
102 #if defined(CONFIG_MTD_NAND_OMAP2) || \
103 defined(CONFIG_MTD_NAND_OMAP2_MODULE)
105 /* Note that all values in this struct are in nanoseconds */
106 struct gpmc_timings nand_default_timings
[1] = {
129 .wr_data_mux_bus
= 0,
133 static struct omap_nand_platform_data board_nand_data
;
136 __init
board_nand_init(struct mtd_partition
*nand_parts
, u8 nr_parts
, u8 cs
,
137 int nand_type
, struct gpmc_timings
*gpmc_t
)
139 board_nand_data
.cs
= cs
;
140 board_nand_data
.parts
= nand_parts
;
141 board_nand_data
.nr_parts
= nr_parts
;
142 board_nand_data
.devsize
= nand_type
;
144 board_nand_data
.ecc_opt
= OMAP_ECC_HAM1_CODE_SW
;
145 gpmc_nand_init(&board_nand_data
, gpmc_t
);
147 #endif /* CONFIG_MTD_NAND_OMAP2 || CONFIG_MTD_NAND_OMAP2_MODULE */
150 * get_gpmc0_type - Reads the FPGA DIP_SWITCH_INPUT_REGISTER2 to get
151 * the various cs values.
153 static u8
get_gpmc0_type(void)
156 void __iomem
*fpga_map_addr
;
158 fpga_map_addr
= ioremap(DEBUG_BASE
, 4096);
162 if (!(readw_relaxed(fpga_map_addr
+ REG_FPGA_REV
)))
163 /* we dont have an DEBUG FPGA??? */
164 /* Depend on #defines!! default to strata boot return param */
167 /* S8-DIP-OFF = 1, S8-DIP-ON = 0 */
168 cs
= readw_relaxed(fpga_map_addr
+ REG_FPGA_DIP_SWITCH_INPUT2
) & 0xf;
170 /* ES2.0 SDP's onwards 4 dip switches are provided for CS */
171 if (omap_rev() >= OMAP3430_REV_ES1_0
)
172 /* change (S8-1:4=DS-2:0) to (S8-4:1=DS-2:0) */
173 cs
= ((cs
& 8) >> 3) | ((cs
& 4) >> 1) |
174 ((cs
& 2) << 1) | ((cs
& 1) << 3);
176 /* change (S8-1:3=DS-2:0) to (S8-3:1=DS-2:0) */
177 cs
= ((cs
& 4) >> 2) | (cs
& 2) | ((cs
& 1) << 2);
179 iounmap(fpga_map_addr
);
184 * board_flash_init - Identify devices connected to GPMC and register.
188 void __init
board_flash_init(struct flash_partitions partition_info
[],
189 char chip_sel_board
[][GPMC_CS_NUM
], int nand_type
)
192 u8 norcs
= GPMC_CS_NUM
+ 1;
193 u8 nandcs
= GPMC_CS_NUM
+ 1;
194 u8 onenandcs
= GPMC_CS_NUM
+ 1;
196 unsigned char *config_sel
= NULL
;
198 /* REVISIT: Is this return correct idx for 2430 SDP?
199 * for which cs configuration matches for 2430 SDP?
201 idx
= get_gpmc0_type();
202 if (idx
>= MAX_SUPPORTED_GPMC_CONFIG
) {
203 pr_err("%s: Invalid chip select: %d\n", __func__
, cs
);
206 config_sel
= (unsigned char *)(chip_sel_board
[idx
]);
208 while (cs
< GPMC_CS_NUM
) {
209 switch (config_sel
[cs
]) {
211 if (norcs
> GPMC_CS_NUM
)
215 if (nandcs
> GPMC_CS_NUM
)
219 if (onenandcs
> GPMC_CS_NUM
)
226 if (norcs
> GPMC_CS_NUM
)
227 pr_err("NOR: Unable to find configuration in GPMC\n");
229 board_nor_init(partition_info
[0].parts
,
230 partition_info
[0].nr_parts
, norcs
);
232 if (onenandcs
> GPMC_CS_NUM
)
233 pr_err("OneNAND: Unable to find configuration in GPMC\n");
235 board_onenand_init(partition_info
[1].parts
,
236 partition_info
[1].nr_parts
, onenandcs
);
238 if (nandcs
> GPMC_CS_NUM
)
239 pr_err("NAND: Unable to find configuration in GPMC\n");
241 board_nand_init(partition_info
[2].parts
,
242 partition_info
[2].nr_parts
, nandcs
,
243 nand_type
, nand_default_timings
);