2 * OMAP4+ CPU idle Routines
4 * Copyright (C) 2011-2013 Texas Instruments, Inc.
5 * Santosh Shilimkar <santosh.shilimkar@ti.com>
6 * Rajendra Nayak <rnayak@ti.com>
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
13 #include <linux/sched.h>
14 #include <linux/cpuidle.h>
15 #include <linux/cpu_pm.h>
16 #include <linux/export.h>
17 #include <linux/tick.h>
19 #include <asm/cpuidle.h>
24 #include "clockdomain.h"
28 /* Machine specific information */
29 struct idle_statedata
{
35 static struct idle_statedata omap4_idle_data
[] = {
37 .cpu_state
= PWRDM_POWER_ON
,
38 .mpu_state
= PWRDM_POWER_ON
,
39 .mpu_logic_state
= PWRDM_POWER_RET
,
42 .cpu_state
= PWRDM_POWER_OFF
,
43 .mpu_state
= PWRDM_POWER_RET
,
44 .mpu_logic_state
= PWRDM_POWER_RET
,
47 .cpu_state
= PWRDM_POWER_OFF
,
48 .mpu_state
= PWRDM_POWER_RET
,
49 .mpu_logic_state
= PWRDM_POWER_OFF
,
53 static struct powerdomain
*mpu_pd
, *cpu_pd
[MAX_CPUS
];
54 static struct clockdomain
*cpu_clkdm
[MAX_CPUS
];
56 static atomic_t abort_barrier
;
57 static bool cpu_done
[MAX_CPUS
];
58 static struct idle_statedata
*state_ptr
= &omap4_idle_data
[0];
60 /* Private functions */
63 * omap_enter_idle_[simple/coupled] - OMAP4PLUS cpuidle entry functions
64 * @dev: cpuidle device
65 * @drv: cpuidle driver
66 * @index: the index of state to be entered
68 * Called from the CPUidle framework to program the device to the
69 * specified low power state selected by the governor.
70 * Returns the amount of time spent in the low power state.
72 static int omap_enter_idle_simple(struct cpuidle_device
*dev
,
73 struct cpuidle_driver
*drv
,
80 static int omap_enter_idle_coupled(struct cpuidle_device
*dev
,
81 struct cpuidle_driver
*drv
,
84 struct idle_statedata
*cx
= state_ptr
+ index
;
85 u32 mpuss_can_lose_context
= 0;
88 * CPU0 has to wait and stay ON until CPU1 is OFF state.
89 * This is necessary to honour hardware recommondation
90 * of triggeing all the possible low power modes once CPU1 is
91 * out of coherency and in OFF mode.
93 if (dev
->cpu
== 0 && cpumask_test_cpu(1, cpu_online_mask
)) {
94 while (pwrdm_read_pwrst(cpu_pd
[1]) != PWRDM_POWER_OFF
) {
98 * CPU1 could have already entered & exited idle
99 * without hitting off because of a wakeup
100 * or a failed attempt to hit off mode. Check for
101 * that here, otherwise we could spin forever
102 * waiting for CPU1 off.
110 mpuss_can_lose_context
= (cx
->mpu_state
== PWRDM_POWER_RET
) &&
111 (cx
->mpu_logic_state
== PWRDM_POWER_OFF
);
113 tick_broadcast_enter();
116 * Call idle CPU PM enter notifier chain so that
117 * VFP and per CPU interrupt context is saved.
122 pwrdm_set_logic_retst(mpu_pd
, cx
->mpu_logic_state
);
123 omap_set_pwrdm_state(mpu_pd
, cx
->mpu_state
);
126 * Call idle CPU cluster PM enter notifier chain
127 * to save GIC and wakeupgen context.
129 if (mpuss_can_lose_context
)
130 cpu_cluster_pm_enter();
133 omap4_enter_lowpower(dev
->cpu
, cx
->cpu_state
);
134 cpu_done
[dev
->cpu
] = true;
136 /* Wakeup CPU1 only if it is not offlined */
137 if (dev
->cpu
== 0 && cpumask_test_cpu(1, cpu_online_mask
)) {
139 if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD
) &&
140 mpuss_can_lose_context
)
143 clkdm_wakeup(cpu_clkdm
[1]);
144 omap_set_pwrdm_state(cpu_pd
[1], PWRDM_POWER_ON
);
145 clkdm_allow_idle(cpu_clkdm
[1]);
147 if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD
) &&
148 mpuss_can_lose_context
) {
149 while (gic_dist_disabled()) {
153 gic_timer_retrigger();
158 * Call idle CPU PM exit notifier chain to restore
159 * VFP and per CPU IRQ context.
164 * Call idle CPU cluster PM exit notifier chain
165 * to restore GIC and wakeupgen context.
167 if (dev
->cpu
== 0 && mpuss_can_lose_context
)
168 cpu_cluster_pm_exit();
170 tick_broadcast_exit();
173 cpuidle_coupled_parallel_barrier(dev
, &abort_barrier
);
174 cpu_done
[dev
->cpu
] = false;
180 * For each cpu, setup the broadcast timer because local timers
181 * stops for the states above C1.
183 static void omap_setup_broadcast_timer(void *arg
)
185 tick_broadcast_enable();
188 static struct cpuidle_driver omap4_idle_driver
= {
189 .name
= "omap4_idle",
190 .owner
= THIS_MODULE
,
193 /* C1 - CPU0 ON + CPU1 ON + MPU ON */
194 .exit_latency
= 2 + 2,
195 .target_residency
= 5,
196 .enter
= omap_enter_idle_simple
,
198 .desc
= "CPUx ON, MPUSS ON"
201 /* C2 - CPU0 OFF + CPU1 OFF + MPU CSWR */
202 .exit_latency
= 328 + 440,
203 .target_residency
= 960,
204 .flags
= CPUIDLE_FLAG_COUPLED
,
205 .enter
= omap_enter_idle_coupled
,
207 .desc
= "CPUx OFF, MPUSS CSWR",
210 /* C3 - CPU0 OFF + CPU1 OFF + MPU OSWR */
211 .exit_latency
= 460 + 518,
212 .target_residency
= 1100,
213 .flags
= CPUIDLE_FLAG_COUPLED
,
214 .enter
= omap_enter_idle_coupled
,
216 .desc
= "CPUx OFF, MPUSS OSWR",
219 .state_count
= ARRAY_SIZE(omap4_idle_data
),
220 .safe_state_index
= 0,
223 /* Public functions */
226 * omap4_idle_init - Init routine for OMAP4+ idle
228 * Registers the OMAP4+ specific cpuidle driver to the cpuidle
229 * framework with the valid set of states.
231 int __init
omap4_idle_init(void)
233 mpu_pd
= pwrdm_lookup("mpu_pwrdm");
234 cpu_pd
[0] = pwrdm_lookup("cpu0_pwrdm");
235 cpu_pd
[1] = pwrdm_lookup("cpu1_pwrdm");
236 if ((!mpu_pd
) || (!cpu_pd
[0]) || (!cpu_pd
[1]))
239 cpu_clkdm
[0] = clkdm_lookup("mpu0_clkdm");
240 cpu_clkdm
[1] = clkdm_lookup("mpu1_clkdm");
241 if (!cpu_clkdm
[0] || !cpu_clkdm
[1])
244 /* Configure the broadcast timer on each cpu */
245 on_each_cpu(omap_setup_broadcast_timer
, NULL
, 1);
247 return cpuidle_register(&omap4_idle_driver
, cpu_online_mask
);