2 * Copyright (C) ST-Ericsson SA 2011
4 * License terms: GNU General Public License (GPL) version 2
9 #include <linux/of_address.h>
11 #include <asm/outercache.h>
12 #include <asm/hardware/cache-l2x0.h>
14 #include "db8500-regs.h"
17 static int __init
ux500_l2x0_unlock(void)
20 struct device_node
*np
;
21 void __iomem
*l2x0_base
;
23 np
= of_find_compatible_node(NULL
, NULL
, "arm,pl310-cache");
24 l2x0_base
= of_iomap(np
, 0);
30 * Unlock Data and Instruction Lock if locked. Ux500 U-Boot versions
31 * apparently locks both caches before jumping to the kernel. The
32 * l2x0 core will not touch the unlock registers if the l2x0 is
33 * already enabled, so we do it right here instead. The PL310 has
34 * 8 sets of registers, one per possible CPU.
36 for (i
= 0; i
< 8; i
++) {
37 writel_relaxed(0x0, l2x0_base
+ L2X0_LOCKDOWN_WAY_D_BASE
+
38 i
* L2X0_LOCKDOWN_STRIDE
);
39 writel_relaxed(0x0, l2x0_base
+ L2X0_LOCKDOWN_WAY_I_BASE
+
40 i
* L2X0_LOCKDOWN_STRIDE
);
46 static void ux500_l2c310_write_sec(unsigned long val
, unsigned reg
)
49 * We can't write to secure registers as we are in non-secure
50 * mode, until we have some SMI service available.
54 static int __init
ux500_l2x0_init(void)
56 /* Multiplatform guard */
57 if (!((cpu_is_u8500_family() || cpu_is_ux540_family())))
60 /* Unlock before init */
62 outer_cache
.write_sec
= ux500_l2c310_write_sec
;
67 early_initcall(ux500_l2x0_init
);