2 * linux/arch/arm/mm/proc-v7m.S
4 * Copyright (C) 2008 ARM Ltd.
5 * Copyright (C) 2001 Deep Blue Solutions Ltd.
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
11 * This is the "shell" of the ARMv7-M processor support.
13 #include <linux/linkage.h>
14 #include <asm/assembler.h>
15 #include <asm/memory.h>
17 #include "proc-macros.S"
19 ENTRY(cpu_v7m_proc_init)
21 ENDPROC(cpu_v7m_proc_init)
23 ENTRY(cpu_v7m_proc_fin)
25 ENDPROC(cpu_v7m_proc_fin)
30 * Perform a soft reset of the system. Put the CPU into the
31 * same state as it would be if it had been reset, and branch
32 * to what would be the reset vector.
34 * - loc - location to jump to for soft reset
39 ENDPROC(cpu_v7m_reset)
44 * Idle the processor (eg, wait for interrupt).
46 * IRQs are already disabled.
48 ENTRY(cpu_v7m_do_idle)
51 ENDPROC(cpu_v7m_do_idle)
53 ENTRY(cpu_v7m_dcache_clean_area)
55 ENDPROC(cpu_v7m_dcache_clean_area)
58 * There is no MMU, so here is nothing to do.
60 ENTRY(cpu_v7m_switch_mm)
62 ENDPROC(cpu_v7m_switch_mm)
64 .globl cpu_v7m_suspend_size
65 .equ cpu_v7m_suspend_size, 0
67 #ifdef CONFIG_ARM_CPU_SUSPEND
68 ENTRY(cpu_v7m_do_suspend)
70 ENDPROC(cpu_v7m_do_suspend)
72 ENTRY(cpu_v7m_do_resume)
74 ENDPROC(cpu_v7m_do_resume)
77 .section ".text.init", #alloc, #execinstr
82 * This should be able to cover all ARMv7-M cores.
85 @ Configure the vector table base address
86 ldr r0, =BASEADDR_V7M_SCB
87 ldr r12, =vector_table
88 str r12, [r0, V7M_SCB_VTOR]
90 @ enable UsageFault, BusFault and MemManage fault.
91 ldr r5, [r0, #V7M_SCB_SHCSR]
92 orr r5, #(V7M_SCB_SHCSR_USGFAULTENA | V7M_SCB_SHCSR_BUSFAULTENA | V7M_SCB_SHCSR_MEMFAULTENA)
93 str r5, [r0, #V7M_SCB_SHCSR]
95 @ Lower the priority of the SVC and PendSV exceptions
97 str r5, [r0, V7M_SCB_SHPR2] @ set SVC priority
99 str r5, [r0, V7M_SCB_SHPR3] @ set PendSV priority
101 @ SVC to switch to handler mode. Notice that this requires sp to
102 @ point to writeable memory because the processor saves
103 @ some registers to the stack.
105 ldr r5, [r12, #11 * 4] @ read the SVC vector entry
106 str r1, [r12, #11 * 4] @ write the temporary SVC vector entry
108 ldr sp, =init_thread_union + THREAD_START_SP
112 str r5, [r12, #11 * 4] @ restore the original SVC vector entry
113 mov lr, r6 @ restore LR
115 @ Special-purpose control register
117 msr control, r1 @ Thread mode has unpriviledged access
119 @ Configure the System Control Register to ensure 8-byte stack alignment
120 @ Note the STKALIGN bit is either RW or RAO.
121 ldr r12, [r0, V7M_SCB_CCR] @ system control register
122 orr r12, #V7M_SCB_CCR_STKALIGN
123 str r12, [r0, V7M_SCB_CCR]
127 define_processor_functions v7m, dabort=nommu_early_abort, pabort=legacy_pabort, nommu=1
130 string cpu_arch_name, "armv7m"
131 string cpu_elf_name "v7m"
132 string cpu_v7m_name "ARMv7-M"
134 .section ".proc.info.init", #alloc
137 * Match any ARMv7-M processor core.
139 .type __v7m_proc_info, #object
141 .long 0x000f0000 @ Required ID value
142 .long 0x000f0000 @ Mask for ID
143 .long 0 @ proc_info_list.__cpu_mm_mmu_flags
144 .long 0 @ proc_info_list.__cpu_io_mmu_flags
145 initfn __v7m_setup, __v7m_proc_info @ proc_info_list.__cpu_flush
148 .long HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT
150 .long v7m_processor_functions @ proc_info_list.proc
151 .long 0 @ proc_info_list.tlb
152 .long 0 @ proc_info_list.user
153 .long nop_cache_fns @ proc_info_list.cache
154 .size __v7m_proc_info, . - __v7m_proc_info