2 * Pistachio platform setup
4 * Copyright (C) 2014 Google, Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
11 #include <linux/init.h>
12 #include <linux/kernel.h>
13 #include <linux/of_address.h>
14 #include <linux/of_fdt.h>
15 #include <linux/of_platform.h>
17 #include <asm/cacheflush.h>
18 #include <asm/dma-coherence.h>
19 #include <asm/fw/fw.h>
20 #include <asm/mips-boards/generic.h>
21 #include <asm/mips-cm.h>
22 #include <asm/mips-cpc.h>
24 #include <asm/smp-ops.h>
25 #include <asm/traps.h>
27 const char *get_system_type(void)
29 return "IMG Pistachio SoC";
32 static void __init
plat_setup_iocoherency(void)
35 * Kernel has been configured with software coherency
36 * but we might choose to turn it off and use hardware
39 if (mips_cm_numiocu() != 0) {
40 /* Nothing special needs to be done to enable coherency */
41 pr_info("CMP IOCU detected\n");
44 pr_info("Hardware DMA cache coherency disabled\n");
46 pr_info("Hardware DMA cache coherency enabled\n");
49 pr_info("Hardware DMA cache coherency unsupported, but enabled from command line!\n");
51 pr_info("Software DMA cache coherency enabled\n");
55 void __init
plat_mem_setup(void)
58 panic("Device-tree not present");
60 __dt_setup_arch((void *)fw_arg1
);
62 plat_setup_iocoherency();
65 #define DEFAULT_CPC_BASE_ADDR 0x1bde0000
66 #define DEFAULT_CDMM_BASE_ADDR 0x1bdd0000
68 phys_addr_t
mips_cpc_default_phys_base(void)
70 return DEFAULT_CPC_BASE_ADDR
;
73 phys_addr_t
mips_cdmm_phys_base(void)
75 return DEFAULT_CDMM_BASE_ADDR
;
78 static void __init
mips_nmi_setup(void)
81 extern char except_vec_nmi
;
84 (void *)(CAC_BASE
+ 0xa80) :
85 (void *)(CAC_BASE
+ 0x380);
86 memcpy(base
, &except_vec_nmi
, 0x80);
87 flush_icache_range((unsigned long)base
,
88 (unsigned long)base
+ 0x80);
91 static void __init
mips_ejtag_setup(void)
94 extern char except_vec_ejtag_debug
;
97 (void *)(CAC_BASE
+ 0xa00) :
98 (void *)(CAC_BASE
+ 0x300);
99 memcpy(base
, &except_vec_ejtag_debug
, 0x80);
100 flush_icache_range((unsigned long)base
,
101 (unsigned long)base
+ 0x80);
104 void __init
prom_init(void)
106 board_nmi_handler_setup
= mips_nmi_setup
;
107 board_ejtag_handler_setup
= mips_ejtag_setup
;
111 register_cps_smp_ops();
114 void __init
prom_free_prom_memory(void)
118 void __init
device_tree_init(void)
120 if (!initial_boot_params
)
123 unflatten_and_copy_device_tree();
126 static int __init
plat_of_setup(void)
128 if (!of_have_populated_dt())
129 panic("Device tree not present");
131 if (of_platform_populate(NULL
, of_default_bus_match_table
, NULL
, NULL
))
132 panic("Failed to populate DT");
136 arch_initcall(plat_of_setup
);