x86/xen: resume timer irqs early
[linux/fpc-iii.git] / arch / powerpc / platforms / 52xx / mpc52xx_common.c
blobd7e94f49532a156f78f3fc2da2d98b73e60c0554
1 /*
3 * Utility functions for the Freescale MPC52xx.
5 * Copyright (C) 2006 Sylvain Munaut <tnt@246tNt.com>
7 * This file is licensed under the terms of the GNU General Public License
8 * version 2. This program is licensed "as is" without any warranty of any
9 * kind, whether express or implied.
13 #undef DEBUG
15 #include <linux/gpio.h>
16 #include <linux/kernel.h>
17 #include <linux/spinlock.h>
18 #include <linux/of_platform.h>
19 #include <linux/of_gpio.h>
20 #include <linux/export.h>
21 #include <asm/io.h>
22 #include <asm/prom.h>
23 #include <asm/mpc52xx.h>
25 /* MPC5200 device tree match tables */
26 static struct of_device_id mpc52xx_xlb_ids[] __initdata = {
27 { .compatible = "fsl,mpc5200-xlb", },
28 { .compatible = "mpc5200-xlb", },
31 static struct of_device_id mpc52xx_bus_ids[] __initdata = {
32 { .compatible = "fsl,mpc5200-immr", },
33 { .compatible = "fsl,mpc5200b-immr", },
34 { .compatible = "simple-bus", },
36 /* depreciated matches; shouldn't be used in new device trees */
37 { .compatible = "fsl,lpb", },
38 { .type = "builtin", .compatible = "mpc5200", }, /* efika */
39 { .type = "soc", .compatible = "mpc5200", }, /* lite5200 */
44 * This variable is mapped in mpc52xx_map_wdt() and used in mpc52xx_restart().
45 * Permanent mapping is required because mpc52xx_restart() can be called
46 * from interrupt context while node mapping (which calls ioremap())
47 * cannot be used at such point.
49 static DEFINE_SPINLOCK(mpc52xx_lock);
50 static struct mpc52xx_gpt __iomem *mpc52xx_wdt;
51 static struct mpc52xx_cdm __iomem *mpc52xx_cdm;
54 * Configure the XLB arbiter settings to match what Linux expects.
56 void __init
57 mpc5200_setup_xlb_arbiter(void)
59 struct device_node *np;
60 struct mpc52xx_xlb __iomem *xlb;
62 np = of_find_matching_node(NULL, mpc52xx_xlb_ids);
63 xlb = of_iomap(np, 0);
64 of_node_put(np);
65 if (!xlb) {
66 printk(KERN_ERR __FILE__ ": "
67 "Error mapping XLB in mpc52xx_setup_cpu(). "
68 "Expect some abnormal behavior\n");
69 return;
72 /* Configure the XLB Arbiter priorities */
73 out_be32(&xlb->master_pri_enable, 0xff);
74 out_be32(&xlb->master_priority, 0x11111111);
77 * Disable XLB pipelining
78 * (cfr errate 292. We could do this only just before ATA PIO
79 * transaction and re-enable it afterwards ...)
80 * Not needed on MPC5200B.
82 if ((mfspr(SPRN_SVR) & MPC5200_SVR_MASK) == MPC5200_SVR)
83 out_be32(&xlb->config, in_be32(&xlb->config) | MPC52xx_XLB_CFG_PLDIS);
85 iounmap(xlb);
89 * This variable is mapped in mpc52xx_map_common_devices and
90 * used in mpc5200_psc_ac97_gpio_reset().
92 static DEFINE_SPINLOCK(gpio_lock);
93 struct mpc52xx_gpio __iomem *simple_gpio;
94 struct mpc52xx_gpio_wkup __iomem *wkup_gpio;
96 /**
97 * mpc52xx_declare_of_platform_devices: register internal devices and children
98 * of the localplus bus to the of_platform
99 * bus.
101 void __init mpc52xx_declare_of_platform_devices(void)
103 /* Find all the 'platform' devices and register them. */
104 if (of_platform_populate(NULL, mpc52xx_bus_ids, NULL, NULL))
105 pr_err(__FILE__ ": Error while populating devices from DT\n");
109 * match tables used by mpc52xx_map_common_devices()
111 static struct of_device_id mpc52xx_gpt_ids[] __initdata = {
112 { .compatible = "fsl,mpc5200-gpt", },
113 { .compatible = "mpc5200-gpt", }, /* old */
116 static struct of_device_id mpc52xx_cdm_ids[] __initdata = {
117 { .compatible = "fsl,mpc5200-cdm", },
118 { .compatible = "mpc5200-cdm", }, /* old */
121 static const struct of_device_id mpc52xx_gpio_simple[] = {
122 { .compatible = "fsl,mpc5200-gpio", },
125 static const struct of_device_id mpc52xx_gpio_wkup[] = {
126 { .compatible = "fsl,mpc5200-gpio-wkup", },
132 * mpc52xx_map_common_devices: iomap devices required by common code
134 void __init
135 mpc52xx_map_common_devices(void)
137 struct device_node *np;
139 /* mpc52xx_wdt is mapped here and used in mpc52xx_restart,
140 * possibly from a interrupt context. wdt is only implement
141 * on a gpt0, so check has-wdt property before mapping.
143 for_each_matching_node(np, mpc52xx_gpt_ids) {
144 if (of_get_property(np, "fsl,has-wdt", NULL) ||
145 of_get_property(np, "has-wdt", NULL)) {
146 mpc52xx_wdt = of_iomap(np, 0);
147 of_node_put(np);
148 break;
152 /* Clock Distribution Module, used by PSC clock setting function */
153 np = of_find_matching_node(NULL, mpc52xx_cdm_ids);
154 mpc52xx_cdm = of_iomap(np, 0);
155 of_node_put(np);
157 /* simple_gpio registers */
158 np = of_find_matching_node(NULL, mpc52xx_gpio_simple);
159 simple_gpio = of_iomap(np, 0);
160 of_node_put(np);
162 /* wkup_gpio registers */
163 np = of_find_matching_node(NULL, mpc52xx_gpio_wkup);
164 wkup_gpio = of_iomap(np, 0);
165 of_node_put(np);
169 * mpc52xx_set_psc_clkdiv: Set clock divider in the CDM for PSC ports
171 * @psc_id: id of psc port; must be 1,2,3 or 6
172 * @clkdiv: clock divider value to put into CDM PSC register.
174 int mpc52xx_set_psc_clkdiv(int psc_id, int clkdiv)
176 unsigned long flags;
177 u16 __iomem *reg;
178 u32 val;
179 u32 mask;
180 u32 mclken_div;
182 if (!mpc52xx_cdm)
183 return -ENODEV;
185 mclken_div = 0x8000 | (clkdiv & 0x1FF);
186 switch (psc_id) {
187 case 1: reg = &mpc52xx_cdm->mclken_div_psc1; mask = 0x20; break;
188 case 2: reg = &mpc52xx_cdm->mclken_div_psc2; mask = 0x40; break;
189 case 3: reg = &mpc52xx_cdm->mclken_div_psc3; mask = 0x80; break;
190 case 6: reg = &mpc52xx_cdm->mclken_div_psc6; mask = 0x10; break;
191 default:
192 return -ENODEV;
195 /* Set the rate and enable the clock */
196 spin_lock_irqsave(&mpc52xx_lock, flags);
197 out_be16(reg, mclken_div);
198 val = in_be32(&mpc52xx_cdm->clk_enables);
199 out_be32(&mpc52xx_cdm->clk_enables, val | mask);
200 spin_unlock_irqrestore(&mpc52xx_lock, flags);
202 return 0;
204 EXPORT_SYMBOL(mpc52xx_set_psc_clkdiv);
207 * mpc52xx_get_xtal_freq - Get SYS_XTAL_IN frequency for a device
209 * @node: device node
211 * Returns the frequency of the external oscillator clock connected
212 * to the SYS_XTAL_IN pin, or 0 if it cannot be determined.
214 unsigned int mpc52xx_get_xtal_freq(struct device_node *node)
216 u32 val;
217 unsigned int freq;
219 if (!mpc52xx_cdm)
220 return 0;
222 freq = mpc5xxx_get_bus_frequency(node);
223 if (!freq)
224 return 0;
226 if (in_8(&mpc52xx_cdm->ipb_clk_sel) & 0x1)
227 freq *= 2;
229 val = in_be32(&mpc52xx_cdm->rstcfg);
230 if (val & (1 << 5))
231 freq *= 8;
232 else
233 freq *= 4;
234 if (val & (1 << 6))
235 freq /= 12;
236 else
237 freq /= 16;
239 return freq;
241 EXPORT_SYMBOL(mpc52xx_get_xtal_freq);
244 * mpc52xx_restart: ppc_md->restart hook for mpc5200 using the watchdog timer
246 void
247 mpc52xx_restart(char *cmd)
249 local_irq_disable();
251 /* Turn on the watchdog and wait for it to expire.
252 * It effectively does a reset. */
253 if (mpc52xx_wdt) {
254 out_be32(&mpc52xx_wdt->mode, 0x00000000);
255 out_be32(&mpc52xx_wdt->count, 0x000000ff);
256 out_be32(&mpc52xx_wdt->mode, 0x00009004);
257 } else
258 printk(KERN_ERR __FILE__ ": "
259 "mpc52xx_restart: Can't access wdt. "
260 "Restart impossible, system halted.\n");
262 while (1);
265 #define PSC1_RESET 0x1
266 #define PSC1_SYNC 0x4
267 #define PSC1_SDATA_OUT 0x1
268 #define PSC2_RESET 0x2
269 #define PSC2_SYNC (0x4<<4)
270 #define PSC2_SDATA_OUT (0x1<<4)
271 #define MPC52xx_GPIO_PSC1_MASK 0x7
272 #define MPC52xx_GPIO_PSC2_MASK (0x7<<4)
275 * mpc5200_psc_ac97_gpio_reset: Use gpio pins to reset the ac97 bus
277 * @psc: psc number to reset (only psc 1 and 2 support ac97)
279 int mpc5200_psc_ac97_gpio_reset(int psc_number)
281 unsigned long flags;
282 u32 gpio;
283 u32 mux;
284 int out;
285 int reset;
286 int sync;
288 if ((!simple_gpio) || (!wkup_gpio))
289 return -ENODEV;
291 switch (psc_number) {
292 case 0:
293 reset = PSC1_RESET; /* AC97_1_RES */
294 sync = PSC1_SYNC; /* AC97_1_SYNC */
295 out = PSC1_SDATA_OUT; /* AC97_1_SDATA_OUT */
296 gpio = MPC52xx_GPIO_PSC1_MASK;
297 break;
298 case 1:
299 reset = PSC2_RESET; /* AC97_2_RES */
300 sync = PSC2_SYNC; /* AC97_2_SYNC */
301 out = PSC2_SDATA_OUT; /* AC97_2_SDATA_OUT */
302 gpio = MPC52xx_GPIO_PSC2_MASK;
303 break;
304 default:
305 pr_err(__FILE__ ": Unable to determine PSC, no ac97 "
306 "cold-reset will be performed\n");
307 return -ENODEV;
310 spin_lock_irqsave(&gpio_lock, flags);
312 /* Reconfiure pin-muxing to gpio */
313 mux = in_be32(&simple_gpio->port_config);
314 out_be32(&simple_gpio->port_config, mux & (~gpio));
316 /* enable gpio pins for output */
317 setbits8(&wkup_gpio->wkup_gpioe, reset);
318 setbits32(&simple_gpio->simple_gpioe, sync | out);
320 setbits8(&wkup_gpio->wkup_ddr, reset);
321 setbits32(&simple_gpio->simple_ddr, sync | out);
323 /* Assert cold reset */
324 clrbits32(&simple_gpio->simple_dvo, sync | out);
325 clrbits8(&wkup_gpio->wkup_dvo, reset);
327 /* wait for 1 us */
328 udelay(1);
330 /* Deassert reset */
331 setbits8(&wkup_gpio->wkup_dvo, reset);
333 /* wait at least 200ns */
334 /* 7 ~= (200ns * timebase) / ns2sec */
335 __delay(7);
337 /* Restore pin-muxing */
338 out_be32(&simple_gpio->port_config, mux);
340 spin_unlock_irqrestore(&gpio_lock, flags);
342 return 0;
344 EXPORT_SYMBOL(mpc5200_psc_ac97_gpio_reset);