2 * Copyright (c) 2013 Samsung Electronics Co., Ltd.
3 * Copyright (c) 2013 Linaro Ltd.
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
9 * This file contains the utility functions to register the pll clocks.
12 #include <linux/errno.h>
13 #include <linux/hrtimer.h>
17 #define PLL_TIMEOUT_MS 10
19 struct samsung_clk_pll
{
21 void __iomem
*lock_reg
;
22 void __iomem
*con_reg
;
23 enum samsung_pll_type type
;
24 unsigned int rate_count
;
25 const struct samsung_pll_rate_table
*rate_table
;
28 #define to_clk_pll(_hw) container_of(_hw, struct samsung_clk_pll, hw)
30 static const struct samsung_pll_rate_table
*samsung_get_pll_settings(
31 struct samsung_clk_pll
*pll
, unsigned long rate
)
33 const struct samsung_pll_rate_table
*rate_table
= pll
->rate_table
;
36 for (i
= 0; i
< pll
->rate_count
; i
++) {
37 if (rate
== rate_table
[i
].rate
)
38 return &rate_table
[i
];
44 static long samsung_pll_round_rate(struct clk_hw
*hw
,
45 unsigned long drate
, unsigned long *prate
)
47 struct samsung_clk_pll
*pll
= to_clk_pll(hw
);
48 const struct samsung_pll_rate_table
*rate_table
= pll
->rate_table
;
51 /* Assumming rate_table is in descending order */
52 for (i
= 0; i
< pll
->rate_count
; i
++) {
53 if (drate
>= rate_table
[i
].rate
)
54 return rate_table
[i
].rate
;
57 /* return minimum supported value */
58 return rate_table
[i
- 1].rate
;
64 /* Maximum lock time can be 270 * PDIV cycles */
65 #define PLL35XX_LOCK_FACTOR (270)
67 #define PLL35XX_MDIV_MASK (0x3FF)
68 #define PLL35XX_PDIV_MASK (0x3F)
69 #define PLL35XX_SDIV_MASK (0x7)
70 #define PLL35XX_LOCK_STAT_MASK (0x1)
71 #define PLL35XX_MDIV_SHIFT (16)
72 #define PLL35XX_PDIV_SHIFT (8)
73 #define PLL35XX_SDIV_SHIFT (0)
74 #define PLL35XX_LOCK_STAT_SHIFT (29)
76 static unsigned long samsung_pll35xx_recalc_rate(struct clk_hw
*hw
,
77 unsigned long parent_rate
)
79 struct samsung_clk_pll
*pll
= to_clk_pll(hw
);
80 u32 mdiv
, pdiv
, sdiv
, pll_con
;
81 u64 fvco
= parent_rate
;
83 pll_con
= __raw_readl(pll
->con_reg
);
84 mdiv
= (pll_con
>> PLL35XX_MDIV_SHIFT
) & PLL35XX_MDIV_MASK
;
85 pdiv
= (pll_con
>> PLL35XX_PDIV_SHIFT
) & PLL35XX_PDIV_MASK
;
86 sdiv
= (pll_con
>> PLL35XX_SDIV_SHIFT
) & PLL35XX_SDIV_MASK
;
89 do_div(fvco
, (pdiv
<< sdiv
));
91 return (unsigned long)fvco
;
94 static inline bool samsung_pll35xx_mp_change(
95 const struct samsung_pll_rate_table
*rate
, u32 pll_con
)
97 u32 old_mdiv
, old_pdiv
;
99 old_mdiv
= (pll_con
>> PLL35XX_MDIV_SHIFT
) & PLL35XX_MDIV_MASK
;
100 old_pdiv
= (pll_con
>> PLL35XX_PDIV_SHIFT
) & PLL35XX_PDIV_MASK
;
102 return (rate
->mdiv
!= old_mdiv
|| rate
->pdiv
!= old_pdiv
);
105 static int samsung_pll35xx_set_rate(struct clk_hw
*hw
, unsigned long drate
,
108 struct samsung_clk_pll
*pll
= to_clk_pll(hw
);
109 const struct samsung_pll_rate_table
*rate
;
112 /* Get required rate settings from table */
113 rate
= samsung_get_pll_settings(pll
, drate
);
115 pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__
,
116 drate
, __clk_get_name(hw
->clk
));
120 tmp
= __raw_readl(pll
->con_reg
);
122 if (!(samsung_pll35xx_mp_change(rate
, tmp
))) {
123 /* If only s change, change just s value only*/
124 tmp
&= ~(PLL35XX_SDIV_MASK
<< PLL35XX_SDIV_SHIFT
);
125 tmp
|= rate
->sdiv
<< PLL35XX_SDIV_SHIFT
;
126 __raw_writel(tmp
, pll
->con_reg
);
131 /* Set PLL lock time. */
132 __raw_writel(rate
->pdiv
* PLL35XX_LOCK_FACTOR
,
135 /* Change PLL PMS values */
136 tmp
&= ~((PLL35XX_MDIV_MASK
<< PLL35XX_MDIV_SHIFT
) |
137 (PLL35XX_PDIV_MASK
<< PLL35XX_PDIV_SHIFT
) |
138 (PLL35XX_SDIV_MASK
<< PLL35XX_SDIV_SHIFT
));
139 tmp
|= (rate
->mdiv
<< PLL35XX_MDIV_SHIFT
) |
140 (rate
->pdiv
<< PLL35XX_PDIV_SHIFT
) |
141 (rate
->sdiv
<< PLL35XX_SDIV_SHIFT
);
142 __raw_writel(tmp
, pll
->con_reg
);
147 tmp
= __raw_readl(pll
->con_reg
);
148 } while (!(tmp
& (PLL35XX_LOCK_STAT_MASK
149 << PLL35XX_LOCK_STAT_SHIFT
)));
153 static const struct clk_ops samsung_pll35xx_clk_ops
= {
154 .recalc_rate
= samsung_pll35xx_recalc_rate
,
155 .round_rate
= samsung_pll_round_rate
,
156 .set_rate
= samsung_pll35xx_set_rate
,
159 static const struct clk_ops samsung_pll35xx_clk_min_ops
= {
160 .recalc_rate
= samsung_pll35xx_recalc_rate
,
166 /* Maximum lock time can be 3000 * PDIV cycles */
167 #define PLL36XX_LOCK_FACTOR (3000)
169 #define PLL36XX_KDIV_MASK (0xFFFF)
170 #define PLL36XX_MDIV_MASK (0x1FF)
171 #define PLL36XX_PDIV_MASK (0x3F)
172 #define PLL36XX_SDIV_MASK (0x7)
173 #define PLL36XX_MDIV_SHIFT (16)
174 #define PLL36XX_PDIV_SHIFT (8)
175 #define PLL36XX_SDIV_SHIFT (0)
176 #define PLL36XX_KDIV_SHIFT (0)
177 #define PLL36XX_LOCK_STAT_SHIFT (29)
179 static unsigned long samsung_pll36xx_recalc_rate(struct clk_hw
*hw
,
180 unsigned long parent_rate
)
182 struct samsung_clk_pll
*pll
= to_clk_pll(hw
);
183 u32 mdiv
, pdiv
, sdiv
, pll_con0
, pll_con1
;
185 u64 fvco
= parent_rate
;
187 pll_con0
= __raw_readl(pll
->con_reg
);
188 pll_con1
= __raw_readl(pll
->con_reg
+ 4);
189 mdiv
= (pll_con0
>> PLL36XX_MDIV_SHIFT
) & PLL36XX_MDIV_MASK
;
190 pdiv
= (pll_con0
>> PLL36XX_PDIV_SHIFT
) & PLL36XX_PDIV_MASK
;
191 sdiv
= (pll_con0
>> PLL36XX_SDIV_SHIFT
) & PLL36XX_SDIV_MASK
;
192 kdiv
= (s16
)(pll_con1
& PLL36XX_KDIV_MASK
);
194 fvco
*= (mdiv
<< 16) + kdiv
;
195 do_div(fvco
, (pdiv
<< sdiv
));
198 return (unsigned long)fvco
;
201 static inline bool samsung_pll36xx_mpk_change(
202 const struct samsung_pll_rate_table
*rate
, u32 pll_con0
, u32 pll_con1
)
204 u32 old_mdiv
, old_pdiv
, old_kdiv
;
206 old_mdiv
= (pll_con0
>> PLL36XX_MDIV_SHIFT
) & PLL36XX_MDIV_MASK
;
207 old_pdiv
= (pll_con0
>> PLL36XX_PDIV_SHIFT
) & PLL36XX_PDIV_MASK
;
208 old_kdiv
= (pll_con1
>> PLL36XX_KDIV_SHIFT
) & PLL36XX_KDIV_MASK
;
210 return (rate
->mdiv
!= old_mdiv
|| rate
->pdiv
!= old_pdiv
||
211 rate
->kdiv
!= old_kdiv
);
214 static int samsung_pll36xx_set_rate(struct clk_hw
*hw
, unsigned long drate
,
215 unsigned long parent_rate
)
217 struct samsung_clk_pll
*pll
= to_clk_pll(hw
);
218 u32 tmp
, pll_con0
, pll_con1
;
219 const struct samsung_pll_rate_table
*rate
;
221 rate
= samsung_get_pll_settings(pll
, drate
);
223 pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__
,
224 drate
, __clk_get_name(hw
->clk
));
228 pll_con0
= __raw_readl(pll
->con_reg
);
229 pll_con1
= __raw_readl(pll
->con_reg
+ 4);
231 if (!(samsung_pll36xx_mpk_change(rate
, pll_con0
, pll_con1
))) {
232 /* If only s change, change just s value only*/
233 pll_con0
&= ~(PLL36XX_SDIV_MASK
<< PLL36XX_SDIV_SHIFT
);
234 pll_con0
|= (rate
->sdiv
<< PLL36XX_SDIV_SHIFT
);
235 __raw_writel(pll_con0
, pll
->con_reg
);
240 /* Set PLL lock time. */
241 __raw_writel(rate
->pdiv
* PLL36XX_LOCK_FACTOR
, pll
->lock_reg
);
243 /* Change PLL PMS values */
244 pll_con0
&= ~((PLL36XX_MDIV_MASK
<< PLL36XX_MDIV_SHIFT
) |
245 (PLL36XX_PDIV_MASK
<< PLL36XX_PDIV_SHIFT
) |
246 (PLL36XX_SDIV_MASK
<< PLL36XX_SDIV_SHIFT
));
247 pll_con0
|= (rate
->mdiv
<< PLL36XX_MDIV_SHIFT
) |
248 (rate
->pdiv
<< PLL36XX_PDIV_SHIFT
) |
249 (rate
->sdiv
<< PLL36XX_SDIV_SHIFT
);
250 __raw_writel(pll_con0
, pll
->con_reg
);
252 pll_con1
&= ~(PLL36XX_KDIV_MASK
<< PLL36XX_KDIV_SHIFT
);
253 pll_con1
|= rate
->kdiv
<< PLL36XX_KDIV_SHIFT
;
254 __raw_writel(pll_con1
, pll
->con_reg
+ 4);
259 tmp
= __raw_readl(pll
->con_reg
);
260 } while (!(tmp
& (1 << PLL36XX_LOCK_STAT_SHIFT
)));
265 static const struct clk_ops samsung_pll36xx_clk_ops
= {
266 .recalc_rate
= samsung_pll36xx_recalc_rate
,
267 .set_rate
= samsung_pll36xx_set_rate
,
268 .round_rate
= samsung_pll_round_rate
,
271 static const struct clk_ops samsung_pll36xx_clk_min_ops
= {
272 .recalc_rate
= samsung_pll36xx_recalc_rate
,
278 #define PLL4502_LOCK_FACTOR 400
279 #define PLL4508_LOCK_FACTOR 240
281 #define PLL45XX_MDIV_MASK (0x3FF)
282 #define PLL45XX_PDIV_MASK (0x3F)
283 #define PLL45XX_SDIV_MASK (0x7)
284 #define PLL45XX_AFC_MASK (0x1F)
285 #define PLL45XX_MDIV_SHIFT (16)
286 #define PLL45XX_PDIV_SHIFT (8)
287 #define PLL45XX_SDIV_SHIFT (0)
288 #define PLL45XX_AFC_SHIFT (0)
290 #define PLL45XX_ENABLE BIT(31)
291 #define PLL45XX_LOCKED BIT(29)
293 static unsigned long samsung_pll45xx_recalc_rate(struct clk_hw
*hw
,
294 unsigned long parent_rate
)
296 struct samsung_clk_pll
*pll
= to_clk_pll(hw
);
297 u32 mdiv
, pdiv
, sdiv
, pll_con
;
298 u64 fvco
= parent_rate
;
300 pll_con
= __raw_readl(pll
->con_reg
);
301 mdiv
= (pll_con
>> PLL45XX_MDIV_SHIFT
) & PLL45XX_MDIV_MASK
;
302 pdiv
= (pll_con
>> PLL45XX_PDIV_SHIFT
) & PLL45XX_PDIV_MASK
;
303 sdiv
= (pll_con
>> PLL45XX_SDIV_SHIFT
) & PLL45XX_SDIV_MASK
;
305 if (pll
->type
== pll_4508
)
309 do_div(fvco
, (pdiv
<< sdiv
));
311 return (unsigned long)fvco
;
314 static bool samsung_pll45xx_mp_change(u32 pll_con0
, u32 pll_con1
,
315 const struct samsung_pll_rate_table
*rate
)
317 u32 old_mdiv
, old_pdiv
, old_afc
;
319 old_mdiv
= (pll_con0
>> PLL45XX_MDIV_SHIFT
) & PLL45XX_MDIV_MASK
;
320 old_pdiv
= (pll_con0
>> PLL45XX_PDIV_SHIFT
) & PLL45XX_PDIV_MASK
;
321 old_afc
= (pll_con1
>> PLL45XX_AFC_SHIFT
) & PLL45XX_AFC_MASK
;
323 return (old_mdiv
!= rate
->mdiv
|| old_pdiv
!= rate
->pdiv
324 || old_afc
!= rate
->afc
);
327 static int samsung_pll45xx_set_rate(struct clk_hw
*hw
, unsigned long drate
,
330 struct samsung_clk_pll
*pll
= to_clk_pll(hw
);
331 const struct samsung_pll_rate_table
*rate
;
335 /* Get required rate settings from table */
336 rate
= samsung_get_pll_settings(pll
, drate
);
338 pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__
,
339 drate
, __clk_get_name(hw
->clk
));
343 con0
= __raw_readl(pll
->con_reg
);
344 con1
= __raw_readl(pll
->con_reg
+ 0x4);
346 if (!(samsung_pll45xx_mp_change(con0
, con1
, rate
))) {
347 /* If only s change, change just s value only*/
348 con0
&= ~(PLL45XX_SDIV_MASK
<< PLL45XX_SDIV_SHIFT
);
349 con0
|= rate
->sdiv
<< PLL45XX_SDIV_SHIFT
;
350 __raw_writel(con0
, pll
->con_reg
);
355 /* Set PLL PMS values. */
356 con0
&= ~((PLL45XX_MDIV_MASK
<< PLL45XX_MDIV_SHIFT
) |
357 (PLL45XX_PDIV_MASK
<< PLL45XX_PDIV_SHIFT
) |
358 (PLL45XX_SDIV_MASK
<< PLL45XX_SDIV_SHIFT
));
359 con0
|= (rate
->mdiv
<< PLL45XX_MDIV_SHIFT
) |
360 (rate
->pdiv
<< PLL45XX_PDIV_SHIFT
) |
361 (rate
->sdiv
<< PLL45XX_SDIV_SHIFT
);
363 /* Set PLL AFC value. */
364 con1
= __raw_readl(pll
->con_reg
+ 0x4);
365 con1
&= ~(PLL45XX_AFC_MASK
<< PLL45XX_AFC_SHIFT
);
366 con1
|= (rate
->afc
<< PLL45XX_AFC_SHIFT
);
368 /* Set PLL lock time. */
371 __raw_writel(rate
->pdiv
* PLL4502_LOCK_FACTOR
, pll
->lock_reg
);
374 __raw_writel(rate
->pdiv
* PLL4508_LOCK_FACTOR
, pll
->lock_reg
);
380 /* Set new configuration. */
381 __raw_writel(con1
, pll
->con_reg
+ 0x4);
382 __raw_writel(con0
, pll
->con_reg
);
384 /* Wait for locking. */
386 while (!(__raw_readl(pll
->con_reg
) & PLL45XX_LOCKED
)) {
387 ktime_t delta
= ktime_sub(ktime_get(), start
);
389 if (ktime_to_ms(delta
) > PLL_TIMEOUT_MS
) {
390 pr_err("%s: could not lock PLL %s\n",
391 __func__
, __clk_get_name(hw
->clk
));
401 static const struct clk_ops samsung_pll45xx_clk_ops
= {
402 .recalc_rate
= samsung_pll45xx_recalc_rate
,
403 .round_rate
= samsung_pll_round_rate
,
404 .set_rate
= samsung_pll45xx_set_rate
,
407 static const struct clk_ops samsung_pll45xx_clk_min_ops
= {
408 .recalc_rate
= samsung_pll45xx_recalc_rate
,
414 #define PLL46XX_LOCK_FACTOR 3000
416 #define PLL46XX_VSEL_MASK (1)
417 #define PLL46XX_MDIV_MASK (0x1FF)
418 #define PLL46XX_PDIV_MASK (0x3F)
419 #define PLL46XX_SDIV_MASK (0x7)
420 #define PLL46XX_VSEL_SHIFT (27)
421 #define PLL46XX_MDIV_SHIFT (16)
422 #define PLL46XX_PDIV_SHIFT (8)
423 #define PLL46XX_SDIV_SHIFT (0)
425 #define PLL46XX_KDIV_MASK (0xFFFF)
426 #define PLL4650C_KDIV_MASK (0xFFF)
427 #define PLL46XX_KDIV_SHIFT (0)
428 #define PLL46XX_MFR_MASK (0x3F)
429 #define PLL46XX_MRR_MASK (0x1F)
430 #define PLL46XX_KDIV_SHIFT (0)
431 #define PLL46XX_MFR_SHIFT (16)
432 #define PLL46XX_MRR_SHIFT (24)
434 #define PLL46XX_ENABLE BIT(31)
435 #define PLL46XX_LOCKED BIT(29)
436 #define PLL46XX_VSEL BIT(27)
438 static unsigned long samsung_pll46xx_recalc_rate(struct clk_hw
*hw
,
439 unsigned long parent_rate
)
441 struct samsung_clk_pll
*pll
= to_clk_pll(hw
);
442 u32 mdiv
, pdiv
, sdiv
, kdiv
, pll_con0
, pll_con1
, shift
;
443 u64 fvco
= parent_rate
;
445 pll_con0
= __raw_readl(pll
->con_reg
);
446 pll_con1
= __raw_readl(pll
->con_reg
+ 4);
447 mdiv
= (pll_con0
>> PLL46XX_MDIV_SHIFT
) & PLL46XX_MDIV_MASK
;
448 pdiv
= (pll_con0
>> PLL46XX_PDIV_SHIFT
) & PLL46XX_PDIV_MASK
;
449 sdiv
= (pll_con0
>> PLL46XX_SDIV_SHIFT
) & PLL46XX_SDIV_MASK
;
450 kdiv
= pll
->type
== pll_4650c
? pll_con1
& PLL4650C_KDIV_MASK
:
451 pll_con1
& PLL46XX_KDIV_MASK
;
453 shift
= pll
->type
== pll_4600
? 16 : 10;
454 fvco
*= (mdiv
<< shift
) + kdiv
;
455 do_div(fvco
, (pdiv
<< sdiv
));
458 return (unsigned long)fvco
;
461 static bool samsung_pll46xx_mpk_change(u32 pll_con0
, u32 pll_con1
,
462 const struct samsung_pll_rate_table
*rate
)
464 u32 old_mdiv
, old_pdiv
, old_kdiv
;
466 old_mdiv
= (pll_con0
>> PLL46XX_MDIV_SHIFT
) & PLL46XX_MDIV_MASK
;
467 old_pdiv
= (pll_con0
>> PLL46XX_PDIV_SHIFT
) & PLL46XX_PDIV_MASK
;
468 old_kdiv
= (pll_con1
>> PLL46XX_KDIV_SHIFT
) & PLL46XX_KDIV_MASK
;
470 return (old_mdiv
!= rate
->mdiv
|| old_pdiv
!= rate
->pdiv
471 || old_kdiv
!= rate
->kdiv
);
474 static int samsung_pll46xx_set_rate(struct clk_hw
*hw
, unsigned long drate
,
477 struct samsung_clk_pll
*pll
= to_clk_pll(hw
);
478 const struct samsung_pll_rate_table
*rate
;
479 u32 con0
, con1
, lock
;
482 /* Get required rate settings from table */
483 rate
= samsung_get_pll_settings(pll
, drate
);
485 pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__
,
486 drate
, __clk_get_name(hw
->clk
));
490 con0
= __raw_readl(pll
->con_reg
);
491 con1
= __raw_readl(pll
->con_reg
+ 0x4);
493 if (!(samsung_pll46xx_mpk_change(con0
, con1
, rate
))) {
494 /* If only s change, change just s value only*/
495 con0
&= ~(PLL46XX_SDIV_MASK
<< PLL46XX_SDIV_SHIFT
);
496 con0
|= rate
->sdiv
<< PLL46XX_SDIV_SHIFT
;
497 __raw_writel(con0
, pll
->con_reg
);
502 /* Set PLL lock time. */
503 lock
= rate
->pdiv
* PLL46XX_LOCK_FACTOR
;
505 /* Maximum lock time bitfield is 16-bit. */
508 /* Set PLL PMS and VSEL values. */
509 con0
&= ~((PLL46XX_MDIV_MASK
<< PLL46XX_MDIV_SHIFT
) |
510 (PLL46XX_PDIV_MASK
<< PLL46XX_PDIV_SHIFT
) |
511 (PLL46XX_SDIV_MASK
<< PLL46XX_SDIV_SHIFT
) |
512 (PLL46XX_VSEL_MASK
<< PLL46XX_VSEL_SHIFT
));
513 con0
|= (rate
->mdiv
<< PLL46XX_MDIV_SHIFT
) |
514 (rate
->pdiv
<< PLL46XX_PDIV_SHIFT
) |
515 (rate
->sdiv
<< PLL46XX_SDIV_SHIFT
) |
516 (rate
->vsel
<< PLL46XX_VSEL_SHIFT
);
518 /* Set PLL K, MFR and MRR values. */
519 con1
= __raw_readl(pll
->con_reg
+ 0x4);
520 con1
&= ~((PLL46XX_KDIV_MASK
<< PLL46XX_KDIV_SHIFT
) |
521 (PLL46XX_MFR_MASK
<< PLL46XX_MFR_SHIFT
) |
522 (PLL46XX_MRR_MASK
<< PLL46XX_MRR_SHIFT
));
523 con1
|= (rate
->kdiv
<< PLL46XX_KDIV_SHIFT
) |
524 (rate
->mfr
<< PLL46XX_MFR_SHIFT
) |
525 (rate
->mrr
<< PLL46XX_MRR_SHIFT
);
527 /* Write configuration to PLL */
528 __raw_writel(lock
, pll
->lock_reg
);
529 __raw_writel(con0
, pll
->con_reg
);
530 __raw_writel(con1
, pll
->con_reg
+ 0x4);
532 /* Wait for locking. */
534 while (!(__raw_readl(pll
->con_reg
) & PLL46XX_LOCKED
)) {
535 ktime_t delta
= ktime_sub(ktime_get(), start
);
537 if (ktime_to_ms(delta
) > PLL_TIMEOUT_MS
) {
538 pr_err("%s: could not lock PLL %s\n",
539 __func__
, __clk_get_name(hw
->clk
));
549 static const struct clk_ops samsung_pll46xx_clk_ops
= {
550 .recalc_rate
= samsung_pll46xx_recalc_rate
,
551 .round_rate
= samsung_pll_round_rate
,
552 .set_rate
= samsung_pll46xx_set_rate
,
555 static const struct clk_ops samsung_pll46xx_clk_min_ops
= {
556 .recalc_rate
= samsung_pll46xx_recalc_rate
,
563 #define PLL6552_MDIV_MASK 0x3ff
564 #define PLL6552_PDIV_MASK 0x3f
565 #define PLL6552_SDIV_MASK 0x7
566 #define PLL6552_MDIV_SHIFT 16
567 #define PLL6552_PDIV_SHIFT 8
568 #define PLL6552_SDIV_SHIFT 0
570 static unsigned long samsung_pll6552_recalc_rate(struct clk_hw
*hw
,
571 unsigned long parent_rate
)
573 struct samsung_clk_pll
*pll
= to_clk_pll(hw
);
574 u32 mdiv
, pdiv
, sdiv
, pll_con
;
575 u64 fvco
= parent_rate
;
577 pll_con
= __raw_readl(pll
->con_reg
);
578 mdiv
= (pll_con
>> PLL6552_MDIV_SHIFT
) & PLL6552_MDIV_MASK
;
579 pdiv
= (pll_con
>> PLL6552_PDIV_SHIFT
) & PLL6552_PDIV_MASK
;
580 sdiv
= (pll_con
>> PLL6552_SDIV_SHIFT
) & PLL6552_SDIV_MASK
;
583 do_div(fvco
, (pdiv
<< sdiv
));
585 return (unsigned long)fvco
;
588 static const struct clk_ops samsung_pll6552_clk_ops
= {
589 .recalc_rate
= samsung_pll6552_recalc_rate
,
596 #define PLL6553_MDIV_MASK 0xff
597 #define PLL6553_PDIV_MASK 0x3f
598 #define PLL6553_SDIV_MASK 0x7
599 #define PLL6553_KDIV_MASK 0xffff
600 #define PLL6553_MDIV_SHIFT 16
601 #define PLL6553_PDIV_SHIFT 8
602 #define PLL6553_SDIV_SHIFT 0
603 #define PLL6553_KDIV_SHIFT 0
605 static unsigned long samsung_pll6553_recalc_rate(struct clk_hw
*hw
,
606 unsigned long parent_rate
)
608 struct samsung_clk_pll
*pll
= to_clk_pll(hw
);
609 u32 mdiv
, pdiv
, sdiv
, kdiv
, pll_con0
, pll_con1
;
610 u64 fvco
= parent_rate
;
612 pll_con0
= __raw_readl(pll
->con_reg
);
613 pll_con1
= __raw_readl(pll
->con_reg
+ 0x4);
614 mdiv
= (pll_con0
>> PLL6553_MDIV_SHIFT
) & PLL6553_MDIV_MASK
;
615 pdiv
= (pll_con0
>> PLL6553_PDIV_SHIFT
) & PLL6553_PDIV_MASK
;
616 sdiv
= (pll_con0
>> PLL6553_SDIV_SHIFT
) & PLL6553_SDIV_MASK
;
617 kdiv
= (pll_con1
>> PLL6553_KDIV_SHIFT
) & PLL6553_KDIV_MASK
;
619 fvco
*= (mdiv
<< 16) + kdiv
;
620 do_div(fvco
, (pdiv
<< sdiv
));
623 return (unsigned long)fvco
;
626 static const struct clk_ops samsung_pll6553_clk_ops
= {
627 .recalc_rate
= samsung_pll6553_recalc_rate
,
631 * PLL2550x Clock Type
634 #define PLL2550X_R_MASK (0x1)
635 #define PLL2550X_P_MASK (0x3F)
636 #define PLL2550X_M_MASK (0x3FF)
637 #define PLL2550X_S_MASK (0x7)
638 #define PLL2550X_R_SHIFT (20)
639 #define PLL2550X_P_SHIFT (14)
640 #define PLL2550X_M_SHIFT (4)
641 #define PLL2550X_S_SHIFT (0)
643 struct samsung_clk_pll2550x
{
645 const void __iomem
*reg_base
;
646 unsigned long offset
;
649 #define to_clk_pll2550x(_hw) container_of(_hw, struct samsung_clk_pll2550x, hw)
651 static unsigned long samsung_pll2550x_recalc_rate(struct clk_hw
*hw
,
652 unsigned long parent_rate
)
654 struct samsung_clk_pll2550x
*pll
= to_clk_pll2550x(hw
);
655 u32 r
, p
, m
, s
, pll_stat
;
656 u64 fvco
= parent_rate
;
658 pll_stat
= __raw_readl(pll
->reg_base
+ pll
->offset
* 3);
659 r
= (pll_stat
>> PLL2550X_R_SHIFT
) & PLL2550X_R_MASK
;
662 p
= (pll_stat
>> PLL2550X_P_SHIFT
) & PLL2550X_P_MASK
;
663 m
= (pll_stat
>> PLL2550X_M_SHIFT
) & PLL2550X_M_MASK
;
664 s
= (pll_stat
>> PLL2550X_S_SHIFT
) & PLL2550X_S_MASK
;
667 do_div(fvco
, (p
<< s
));
669 return (unsigned long)fvco
;
672 static const struct clk_ops samsung_pll2550x_clk_ops
= {
673 .recalc_rate
= samsung_pll2550x_recalc_rate
,
676 struct clk
* __init
samsung_clk_register_pll2550x(const char *name
,
677 const char *pname
, const void __iomem
*reg_base
,
678 const unsigned long offset
)
680 struct samsung_clk_pll2550x
*pll
;
682 struct clk_init_data init
;
684 pll
= kzalloc(sizeof(*pll
), GFP_KERNEL
);
686 pr_err("%s: could not allocate pll clk %s\n", __func__
, name
);
691 init
.ops
= &samsung_pll2550x_clk_ops
;
692 init
.flags
= CLK_GET_RATE_NOCACHE
;
693 init
.parent_names
= &pname
;
694 init
.num_parents
= 1;
696 pll
->hw
.init
= &init
;
697 pll
->reg_base
= reg_base
;
698 pll
->offset
= offset
;
700 clk
= clk_register(NULL
, &pll
->hw
);
702 pr_err("%s: failed to register pll clock %s\n", __func__
,
707 if (clk_register_clkdev(clk
, name
, NULL
))
708 pr_err("%s: failed to register lookup for %s", __func__
, name
);
713 static void __init
_samsung_clk_register_pll(struct samsung_pll_clock
*pll_clk
,
716 struct samsung_clk_pll
*pll
;
718 struct clk_init_data init
;
721 pll
= kzalloc(sizeof(*pll
), GFP_KERNEL
);
723 pr_err("%s: could not allocate pll clk %s\n",
724 __func__
, pll_clk
->name
);
728 init
.name
= pll_clk
->name
;
729 init
.flags
= pll_clk
->flags
;
730 init
.parent_names
= &pll_clk
->parent_name
;
731 init
.num_parents
= 1;
733 if (pll_clk
->rate_table
) {
734 /* find count of rates in rate_table */
735 for (len
= 0; pll_clk
->rate_table
[len
].rate
!= 0; )
738 pll
->rate_count
= len
;
739 pll
->rate_table
= kmemdup(pll_clk
->rate_table
,
741 sizeof(struct samsung_pll_rate_table
),
743 WARN(!pll
->rate_table
,
744 "%s: could not allocate rate table for %s\n",
745 __func__
, pll_clk
->name
);
748 switch (pll_clk
->type
) {
749 /* clk_ops for 35xx and 2550 are similar */
752 if (!pll
->rate_table
)
753 init
.ops
= &samsung_pll35xx_clk_min_ops
;
755 init
.ops
= &samsung_pll35xx_clk_ops
;
758 init
.ops
= &samsung_pll45xx_clk_min_ops
;
762 if (!pll
->rate_table
)
763 init
.ops
= &samsung_pll45xx_clk_min_ops
;
765 init
.ops
= &samsung_pll45xx_clk_ops
;
767 /* clk_ops for 36xx and 2650 are similar */
770 if (!pll
->rate_table
)
771 init
.ops
= &samsung_pll36xx_clk_min_ops
;
773 init
.ops
= &samsung_pll36xx_clk_ops
;
776 init
.ops
= &samsung_pll6552_clk_ops
;
779 init
.ops
= &samsung_pll6553_clk_ops
;
784 if (!pll
->rate_table
)
785 init
.ops
= &samsung_pll46xx_clk_min_ops
;
787 init
.ops
= &samsung_pll46xx_clk_ops
;
790 pr_warn("%s: Unknown pll type for pll clk %s\n",
791 __func__
, pll_clk
->name
);
794 pll
->hw
.init
= &init
;
795 pll
->type
= pll_clk
->type
;
796 pll
->lock_reg
= base
+ pll_clk
->lock_offset
;
797 pll
->con_reg
= base
+ pll_clk
->con_offset
;
799 clk
= clk_register(NULL
, &pll
->hw
);
801 pr_err("%s: failed to register pll clock %s : %ld\n",
802 __func__
, pll_clk
->name
, PTR_ERR(clk
));
807 samsung_clk_add_lookup(clk
, pll_clk
->id
);
812 ret
= clk_register_clkdev(clk
, pll_clk
->alias
, pll_clk
->dev_name
);
814 pr_err("%s: failed to register lookup for %s : %d",
815 __func__
, pll_clk
->name
, ret
);
818 void __init
samsung_clk_register_pll(struct samsung_pll_clock
*pll_list
,
819 unsigned int nr_pll
, void __iomem
*base
)
823 for (cnt
= 0; cnt
< nr_pll
; cnt
++)
824 _samsung_clk_register_pll(&pll_list
[cnt
], base
);