2 * Copyright © 2006-2011 Intel Corporation
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc.,
15 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18 * Eric Anholt <eric@anholt.net>
21 #include <linux/i2c.h>
24 #include "framebuffer.h"
26 #include "psb_intel_drv.h"
27 #include "psb_intel_reg.h"
28 #include "gma_display.h"
31 #define INTEL_LIMIT_I9XX_SDVO_DAC 0
32 #define INTEL_LIMIT_I9XX_LVDS 1
34 static const struct gma_limit_t psb_intel_limits
[] = {
35 { /* INTEL_LIMIT_I9XX_SDVO_DAC */
36 .dot
= {.min
= 20000, .max
= 400000},
37 .vco
= {.min
= 1400000, .max
= 2800000},
38 .n
= {.min
= 1, .max
= 6},
39 .m
= {.min
= 70, .max
= 120},
40 .m1
= {.min
= 8, .max
= 18},
41 .m2
= {.min
= 3, .max
= 7},
42 .p
= {.min
= 5, .max
= 80},
43 .p1
= {.min
= 1, .max
= 8},
44 .p2
= {.dot_limit
= 200000, .p2_slow
= 10, .p2_fast
= 5},
45 .find_pll
= gma_find_best_pll
,
47 { /* INTEL_LIMIT_I9XX_LVDS */
48 .dot
= {.min
= 20000, .max
= 400000},
49 .vco
= {.min
= 1400000, .max
= 2800000},
50 .n
= {.min
= 1, .max
= 6},
51 .m
= {.min
= 70, .max
= 120},
52 .m1
= {.min
= 8, .max
= 18},
53 .m2
= {.min
= 3, .max
= 7},
54 .p
= {.min
= 7, .max
= 98},
55 .p1
= {.min
= 1, .max
= 8},
56 /* The single-channel range is 25-112Mhz, and dual-channel
57 * is 80-224Mhz. Prefer single channel as much as possible.
59 .p2
= {.dot_limit
= 112000, .p2_slow
= 14, .p2_fast
= 7},
60 .find_pll
= gma_find_best_pll
,
64 static const struct gma_limit_t
*psb_intel_limit(struct drm_crtc
*crtc
,
67 const struct gma_limit_t
*limit
;
69 if (gma_pipe_has_type(crtc
, INTEL_OUTPUT_LVDS
))
70 limit
= &psb_intel_limits
[INTEL_LIMIT_I9XX_LVDS
];
72 limit
= &psb_intel_limits
[INTEL_LIMIT_I9XX_SDVO_DAC
];
76 static void psb_intel_clock(int refclk
, struct gma_clock_t
*clock
)
78 clock
->m
= 5 * (clock
->m1
+ 2) + (clock
->m2
+ 2);
79 clock
->p
= clock
->p1
* clock
->p2
;
80 clock
->vco
= refclk
* clock
->m
/ (clock
->n
+ 2);
81 clock
->dot
= clock
->vco
/ clock
->p
;
85 * Return the pipe currently connected to the panel fitter,
86 * or -1 if the panel fitter is not present or not in use
88 static int psb_intel_panel_fitter_pipe(struct drm_device
*dev
)
92 pfit_control
= REG_READ(PFIT_CONTROL
);
94 /* See if the panel fitter is in use */
95 if ((pfit_control
& PFIT_ENABLE
) == 0)
97 /* Must be on PIPE 1 for PSB */
101 static int psb_intel_crtc_mode_set(struct drm_crtc
*crtc
,
102 struct drm_display_mode
*mode
,
103 struct drm_display_mode
*adjusted_mode
,
105 struct drm_framebuffer
*old_fb
)
107 struct drm_device
*dev
= crtc
->dev
;
108 struct drm_psb_private
*dev_priv
= dev
->dev_private
;
109 struct gma_crtc
*gma_crtc
= to_gma_crtc(crtc
);
110 struct drm_crtc_helper_funcs
*crtc_funcs
= crtc
->helper_private
;
111 int pipe
= gma_crtc
->pipe
;
112 const struct psb_offset
*map
= &dev_priv
->regmap
[pipe
];
114 struct gma_clock_t clock
;
115 u32 dpll
= 0, fp
= 0, dspcntr
, pipeconf
;
116 bool ok
, is_sdvo
= false;
117 bool is_lvds
= false, is_tv
= false;
118 struct drm_mode_config
*mode_config
= &dev
->mode_config
;
119 struct drm_connector
*connector
;
120 const struct gma_limit_t
*limit
;
122 /* No scan out no play */
123 if (crtc
->fb
== NULL
) {
124 crtc_funcs
->mode_set_base(crtc
, x
, y
, old_fb
);
128 list_for_each_entry(connector
, &mode_config
->connector_list
, head
) {
129 struct gma_encoder
*gma_encoder
= gma_attached_encoder(connector
);
131 if (!connector
->encoder
132 || connector
->encoder
->crtc
!= crtc
)
135 switch (gma_encoder
->type
) {
136 case INTEL_OUTPUT_LVDS
:
139 case INTEL_OUTPUT_SDVO
:
142 case INTEL_OUTPUT_TVOUT
:
150 limit
= gma_crtc
->clock_funcs
->limit(crtc
, refclk
);
152 ok
= limit
->find_pll(limit
, crtc
, adjusted_mode
->clock
, refclk
,
155 DRM_ERROR("Couldn't find PLL settings for mode! target: %d, actual: %d",
156 adjusted_mode
->clock
, clock
.dot
);
160 fp
= clock
.n
<< 16 | clock
.m1
<< 8 | clock
.m2
;
162 dpll
= DPLL_VGA_MODE_DIS
;
164 dpll
|= DPLLB_MODE_LVDS
;
165 dpll
|= DPLL_DVO_HIGH_SPEED
;
167 dpll
|= DPLLB_MODE_DAC_SERIAL
;
169 int sdvo_pixel_multiply
=
170 adjusted_mode
->clock
/ mode
->clock
;
171 dpll
|= DPLL_DVO_HIGH_SPEED
;
173 (sdvo_pixel_multiply
- 1) << SDVO_MULTIPLIER_SHIFT_HIRES
;
176 /* compute bitmask from p1 value */
177 dpll
|= (1 << (clock
.p1
- 1)) << 16;
180 dpll
|= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5
;
183 dpll
|= DPLLB_LVDS_P2_CLOCK_DIV_7
;
186 dpll
|= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10
;
189 dpll
|= DPLLB_LVDS_P2_CLOCK_DIV_14
;
194 /* XXX: just matching BIOS for now */
195 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
198 dpll
|= PLL_REF_INPUT_DREFCLK
;
201 pipeconf
= REG_READ(map
->conf
);
203 /* Set up the display plane register */
204 dspcntr
= DISPPLANE_GAMMA_ENABLE
;
207 dspcntr
|= DISPPLANE_SEL_PIPE_A
;
209 dspcntr
|= DISPPLANE_SEL_PIPE_B
;
211 dspcntr
|= DISPLAY_PLANE_ENABLE
;
212 pipeconf
|= PIPEACONF_ENABLE
;
213 dpll
|= DPLL_VCO_ENABLE
;
216 /* Disable the panel fitter if it was on our pipe */
217 if (psb_intel_panel_fitter_pipe(dev
) == pipe
)
218 REG_WRITE(PFIT_CONTROL
, 0);
220 drm_mode_debug_printmodeline(mode
);
222 if (dpll
& DPLL_VCO_ENABLE
) {
223 REG_WRITE(map
->fp0
, fp
);
224 REG_WRITE(map
->dpll
, dpll
& ~DPLL_VCO_ENABLE
);
229 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
230 * This is an exception to the general rule that mode_set doesn't turn
234 u32 lvds
= REG_READ(LVDS
);
236 lvds
&= ~LVDS_PIPEB_SELECT
;
238 lvds
|= LVDS_PIPEB_SELECT
;
240 lvds
|= LVDS_PORT_EN
| LVDS_A0A2_CLKA_POWER_UP
;
241 /* Set the B0-B3 data pairs corresponding to
242 * whether we're going to
243 * set the DPLLs for dual-channel mode or not.
245 lvds
&= ~(LVDS_B0B3_POWER_UP
| LVDS_CLKB_POWER_UP
);
247 lvds
|= LVDS_B0B3_POWER_UP
| LVDS_CLKB_POWER_UP
;
249 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
250 * appropriately here, but we need to look more
251 * thoroughly into how panels behave in the two modes.
254 REG_WRITE(LVDS
, lvds
);
258 REG_WRITE(map
->fp0
, fp
);
259 REG_WRITE(map
->dpll
, dpll
);
261 /* Wait for the clocks to stabilize. */
264 /* write it again -- the BIOS does, after all */
265 REG_WRITE(map
->dpll
, dpll
);
268 /* Wait for the clocks to stabilize. */
271 REG_WRITE(map
->htotal
, (adjusted_mode
->crtc_hdisplay
- 1) |
272 ((adjusted_mode
->crtc_htotal
- 1) << 16));
273 REG_WRITE(map
->hblank
, (adjusted_mode
->crtc_hblank_start
- 1) |
274 ((adjusted_mode
->crtc_hblank_end
- 1) << 16));
275 REG_WRITE(map
->hsync
, (adjusted_mode
->crtc_hsync_start
- 1) |
276 ((adjusted_mode
->crtc_hsync_end
- 1) << 16));
277 REG_WRITE(map
->vtotal
, (adjusted_mode
->crtc_vdisplay
- 1) |
278 ((adjusted_mode
->crtc_vtotal
- 1) << 16));
279 REG_WRITE(map
->vblank
, (adjusted_mode
->crtc_vblank_start
- 1) |
280 ((adjusted_mode
->crtc_vblank_end
- 1) << 16));
281 REG_WRITE(map
->vsync
, (adjusted_mode
->crtc_vsync_start
- 1) |
282 ((adjusted_mode
->crtc_vsync_end
- 1) << 16));
283 /* pipesrc and dspsize control the size that is scaled from,
284 * which should always be the user's requested size.
287 ((mode
->vdisplay
- 1) << 16) | (mode
->hdisplay
- 1));
288 REG_WRITE(map
->pos
, 0);
290 ((mode
->hdisplay
- 1) << 16) | (mode
->vdisplay
- 1));
291 REG_WRITE(map
->conf
, pipeconf
);
294 gma_wait_for_vblank(dev
);
296 REG_WRITE(map
->cntr
, dspcntr
);
298 /* Flush the plane changes */
299 crtc_funcs
->mode_set_base(crtc
, x
, y
, old_fb
);
301 gma_wait_for_vblank(dev
);
306 /* Returns the clock of the currently programmed mode of the given pipe. */
307 static int psb_intel_crtc_clock_get(struct drm_device
*dev
,
308 struct drm_crtc
*crtc
)
310 struct gma_crtc
*gma_crtc
= to_gma_crtc(crtc
);
311 struct drm_psb_private
*dev_priv
= dev
->dev_private
;
312 int pipe
= gma_crtc
->pipe
;
313 const struct psb_offset
*map
= &dev_priv
->regmap
[pipe
];
316 struct gma_clock_t clock
;
318 struct psb_pipe
*p
= &dev_priv
->regs
.pipe
[pipe
];
320 if (gma_power_begin(dev
, false)) {
321 dpll
= REG_READ(map
->dpll
);
322 if ((dpll
& DISPLAY_RATE_SELECT_FPA1
) == 0)
323 fp
= REG_READ(map
->fp0
);
325 fp
= REG_READ(map
->fp1
);
326 is_lvds
= (pipe
== 1) && (REG_READ(LVDS
) & LVDS_PORT_EN
);
331 if ((dpll
& DISPLAY_RATE_SELECT_FPA1
) == 0)
336 is_lvds
= (pipe
== 1) && (dev_priv
->regs
.psb
.saveLVDS
&
340 clock
.m1
= (fp
& FP_M1_DIV_MASK
) >> FP_M1_DIV_SHIFT
;
341 clock
.m2
= (fp
& FP_M2_DIV_MASK
) >> FP_M2_DIV_SHIFT
;
342 clock
.n
= (fp
& FP_N_DIV_MASK
) >> FP_N_DIV_SHIFT
;
347 DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS
) >>
348 DPLL_FPA01_P1_POST_DIV_SHIFT
);
351 if ((dpll
& PLL_REF_INPUT_MASK
) ==
352 PLLB_REF_INPUT_SPREADSPECTRUMIN
) {
353 /* XXX: might not be 66MHz */
354 psb_intel_clock(66000, &clock
);
356 psb_intel_clock(48000, &clock
);
358 if (dpll
& PLL_P1_DIVIDE_BY_TWO
)
363 DPLL_FPA01_P1_POST_DIV_MASK_I830
) >>
364 DPLL_FPA01_P1_POST_DIV_SHIFT
) + 2;
366 if (dpll
& PLL_P2_DIVIDE_BY_4
)
371 psb_intel_clock(48000, &clock
);
374 /* XXX: It would be nice to validate the clocks, but we can't reuse
375 * i830PllIsValid() because it relies on the xf86_config connector
376 * configuration being accurate, which it isn't necessarily.
382 /** Returns the currently programmed mode of the given pipe. */
383 struct drm_display_mode
*psb_intel_crtc_mode_get(struct drm_device
*dev
,
384 struct drm_crtc
*crtc
)
386 struct gma_crtc
*gma_crtc
= to_gma_crtc(crtc
);
387 int pipe
= gma_crtc
->pipe
;
388 struct drm_display_mode
*mode
;
393 struct drm_psb_private
*dev_priv
= dev
->dev_private
;
394 struct psb_pipe
*p
= &dev_priv
->regs
.pipe
[pipe
];
395 const struct psb_offset
*map
= &dev_priv
->regmap
[pipe
];
397 if (gma_power_begin(dev
, false)) {
398 htot
= REG_READ(map
->htotal
);
399 hsync
= REG_READ(map
->hsync
);
400 vtot
= REG_READ(map
->vtotal
);
401 vsync
= REG_READ(map
->vsync
);
410 mode
= kzalloc(sizeof(*mode
), GFP_KERNEL
);
414 mode
->clock
= psb_intel_crtc_clock_get(dev
, crtc
);
415 mode
->hdisplay
= (htot
& 0xffff) + 1;
416 mode
->htotal
= ((htot
& 0xffff0000) >> 16) + 1;
417 mode
->hsync_start
= (hsync
& 0xffff) + 1;
418 mode
->hsync_end
= ((hsync
& 0xffff0000) >> 16) + 1;
419 mode
->vdisplay
= (vtot
& 0xffff) + 1;
420 mode
->vtotal
= ((vtot
& 0xffff0000) >> 16) + 1;
421 mode
->vsync_start
= (vsync
& 0xffff) + 1;
422 mode
->vsync_end
= ((vsync
& 0xffff0000) >> 16) + 1;
424 drm_mode_set_name(mode
);
425 drm_mode_set_crtcinfo(mode
, 0);
430 const struct drm_crtc_helper_funcs psb_intel_helper_funcs
= {
431 .dpms
= gma_crtc_dpms
,
432 .mode_fixup
= gma_crtc_mode_fixup
,
433 .mode_set
= psb_intel_crtc_mode_set
,
434 .mode_set_base
= gma_pipe_set_base
,
435 .prepare
= gma_crtc_prepare
,
436 .commit
= gma_crtc_commit
,
437 .disable
= gma_crtc_disable
,
440 const struct drm_crtc_funcs psb_intel_crtc_funcs
= {
441 .save
= gma_crtc_save
,
442 .restore
= gma_crtc_restore
,
443 .cursor_set
= gma_crtc_cursor_set
,
444 .cursor_move
= gma_crtc_cursor_move
,
445 .gamma_set
= gma_crtc_gamma_set
,
446 .set_config
= gma_crtc_set_config
,
447 .destroy
= gma_crtc_destroy
,
450 const struct gma_clock_funcs psb_clock_funcs
= {
451 .clock
= psb_intel_clock
,
452 .limit
= psb_intel_limit
,
453 .pll_is_valid
= gma_pll_is_valid
,
457 * Set the default value of cursor control and base register
458 * to zero. This is a workaround for h/w defect on Oaktrail
460 static void psb_intel_cursor_init(struct drm_device
*dev
,
461 struct gma_crtc
*gma_crtc
)
463 struct drm_psb_private
*dev_priv
= dev
->dev_private
;
464 u32 control
[3] = { CURACNTR
, CURBCNTR
, CURCCNTR
};
465 u32 base
[3] = { CURABASE
, CURBBASE
, CURCBASE
};
466 struct gtt_range
*cursor_gt
;
468 if (dev_priv
->ops
->cursor_needs_phys
) {
469 /* Allocate 4 pages of stolen mem for a hardware cursor. That
470 * is enough for the 64 x 64 ARGB cursors we support.
472 cursor_gt
= psb_gtt_alloc_range(dev
, 4 * PAGE_SIZE
, "cursor", 1);
474 gma_crtc
->cursor_gt
= NULL
;
477 gma_crtc
->cursor_gt
= cursor_gt
;
478 gma_crtc
->cursor_addr
= dev_priv
->stolen_base
+
481 gma_crtc
->cursor_gt
= NULL
;
485 REG_WRITE(control
[gma_crtc
->pipe
], 0);
486 REG_WRITE(base
[gma_crtc
->pipe
], 0);
489 void psb_intel_crtc_init(struct drm_device
*dev
, int pipe
,
490 struct psb_intel_mode_device
*mode_dev
)
492 struct drm_psb_private
*dev_priv
= dev
->dev_private
;
493 struct gma_crtc
*gma_crtc
;
495 uint16_t *r_base
, *g_base
, *b_base
;
497 /* We allocate a extra array of drm_connector pointers
498 * for fbdev after the crtc */
499 gma_crtc
= kzalloc(sizeof(struct gma_crtc
) +
500 (INTELFB_CONN_LIMIT
* sizeof(struct drm_connector
*)),
502 if (gma_crtc
== NULL
)
505 gma_crtc
->crtc_state
=
506 kzalloc(sizeof(struct psb_intel_crtc_state
), GFP_KERNEL
);
507 if (!gma_crtc
->crtc_state
) {
508 dev_err(dev
->dev
, "Crtc state error: No memory\n");
513 /* Set the CRTC operations from the chip specific data */
514 drm_crtc_init(dev
, &gma_crtc
->base
, dev_priv
->ops
->crtc_funcs
);
516 /* Set the CRTC clock functions from chip specific data */
517 gma_crtc
->clock_funcs
= dev_priv
->ops
->clock_funcs
;
519 drm_mode_crtc_set_gamma_size(&gma_crtc
->base
, 256);
520 gma_crtc
->pipe
= pipe
;
521 gma_crtc
->plane
= pipe
;
523 r_base
= gma_crtc
->base
.gamma_store
;
524 g_base
= r_base
+ 256;
525 b_base
= g_base
+ 256;
526 for (i
= 0; i
< 256; i
++) {
527 gma_crtc
->lut_r
[i
] = i
;
528 gma_crtc
->lut_g
[i
] = i
;
529 gma_crtc
->lut_b
[i
] = i
;
534 gma_crtc
->lut_adj
[i
] = 0;
537 gma_crtc
->mode_dev
= mode_dev
;
538 gma_crtc
->cursor_addr
= 0;
540 drm_crtc_helper_add(&gma_crtc
->base
,
541 dev_priv
->ops
->crtc_helper
);
543 /* Setup the array of drm_connector pointer array */
544 gma_crtc
->mode_set
.crtc
= &gma_crtc
->base
;
545 BUG_ON(pipe
>= ARRAY_SIZE(dev_priv
->plane_to_crtc_mapping
) ||
546 dev_priv
->plane_to_crtc_mapping
[gma_crtc
->plane
] != NULL
);
547 dev_priv
->plane_to_crtc_mapping
[gma_crtc
->plane
] = &gma_crtc
->base
;
548 dev_priv
->pipe_to_crtc_mapping
[gma_crtc
->pipe
] = &gma_crtc
->base
;
549 gma_crtc
->mode_set
.connectors
= (struct drm_connector
**)(gma_crtc
+ 1);
550 gma_crtc
->mode_set
.num_connectors
= 0;
551 psb_intel_cursor_init(dev
, gma_crtc
);
553 /* Set to true so that the pipe is forced off on initial config. */
554 gma_crtc
->active
= true;
557 int psb_intel_get_pipe_from_crtc_id(struct drm_device
*dev
, void *data
,
558 struct drm_file
*file_priv
)
560 struct drm_psb_private
*dev_priv
= dev
->dev_private
;
561 struct drm_psb_get_pipe_from_crtc_id_arg
*pipe_from_crtc_id
= data
;
562 struct drm_mode_object
*drmmode_obj
;
563 struct gma_crtc
*crtc
;
566 dev_err(dev
->dev
, "called with no initialization\n");
570 drmmode_obj
= drm_mode_object_find(dev
, pipe_from_crtc_id
->crtc_id
,
571 DRM_MODE_OBJECT_CRTC
);
574 dev_err(dev
->dev
, "no such CRTC id\n");
578 crtc
= to_gma_crtc(obj_to_crtc(drmmode_obj
));
579 pipe_from_crtc_id
->pipe
= crtc
->pipe
;
584 struct drm_crtc
*psb_intel_get_crtc_from_pipe(struct drm_device
*dev
, int pipe
)
586 struct drm_crtc
*crtc
= NULL
;
588 list_for_each_entry(crtc
, &dev
->mode_config
.crtc_list
, head
) {
589 struct gma_crtc
*gma_crtc
= to_gma_crtc(crtc
);
590 if (gma_crtc
->pipe
== pipe
)
596 int gma_connector_clones(struct drm_device
*dev
, int type_mask
)
599 struct drm_connector
*connector
;
602 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
,
604 struct gma_encoder
*gma_encoder
= gma_attached_encoder(connector
);
605 if (type_mask
& (1 << gma_encoder
->type
))
606 index_mask
|= (1 << entry
);