1 /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
30 #include <linux/device.h>
32 #include <drm/i915_drm.h>
34 #include "i915_trace.h"
35 #include "intel_drv.h"
37 #include <linux/console.h>
38 #include <linux/module.h>
39 #include <drm/drm_crtc_helper.h>
41 static int i915_modeset __read_mostly
= -1;
42 module_param_named(modeset
, i915_modeset
, int, 0400);
43 MODULE_PARM_DESC(modeset
,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
47 unsigned int i915_fbpercrtc __always_unused
= 0;
48 module_param_named(fbpercrtc
, i915_fbpercrtc
, int, 0400);
50 int i915_panel_ignore_lid __read_mostly
= 1;
51 module_param_named(panel_ignore_lid
, i915_panel_ignore_lid
, int, 0600);
52 MODULE_PARM_DESC(panel_ignore_lid
,
53 "Override lid status (0=autodetect, 1=autodetect disabled [default], "
54 "-1=force lid closed, -2=force lid open)");
56 unsigned int i915_powersave __read_mostly
= 1;
57 module_param_named(powersave
, i915_powersave
, int, 0600);
58 MODULE_PARM_DESC(powersave
,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
61 int i915_semaphores __read_mostly
= -1;
62 module_param_named(semaphores
, i915_semaphores
, int, 0600);
63 MODULE_PARM_DESC(semaphores
,
64 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
66 int i915_enable_rc6 __read_mostly
= -1;
67 module_param_named(i915_enable_rc6
, i915_enable_rc6
, int, 0400);
68 MODULE_PARM_DESC(i915_enable_rc6
,
69 "Enable power-saving render C-state 6. "
70 "Different stages can be selected via bitmask values "
71 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
72 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
73 "default: -1 (use per-chip default)");
75 int i915_enable_fbc __read_mostly
= -1;
76 module_param_named(i915_enable_fbc
, i915_enable_fbc
, int, 0600);
77 MODULE_PARM_DESC(i915_enable_fbc
,
78 "Enable frame buffer compression for power savings "
79 "(default: -1 (use per-chip default))");
81 unsigned int i915_lvds_downclock __read_mostly
= 0;
82 module_param_named(lvds_downclock
, i915_lvds_downclock
, int, 0400);
83 MODULE_PARM_DESC(lvds_downclock
,
84 "Use panel (LVDS/eDP) downclocking for power savings "
87 int i915_lvds_channel_mode __read_mostly
;
88 module_param_named(lvds_channel_mode
, i915_lvds_channel_mode
, int, 0600);
89 MODULE_PARM_DESC(lvds_channel_mode
,
90 "Specify LVDS channel mode "
91 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
93 int i915_panel_use_ssc __read_mostly
= -1;
94 module_param_named(lvds_use_ssc
, i915_panel_use_ssc
, int, 0600);
95 MODULE_PARM_DESC(lvds_use_ssc
,
96 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
97 "(default: auto from VBT)");
99 int i915_vbt_sdvo_panel_type __read_mostly
= -1;
100 module_param_named(vbt_sdvo_panel_type
, i915_vbt_sdvo_panel_type
, int, 0600);
101 MODULE_PARM_DESC(vbt_sdvo_panel_type
,
102 "Override/Ignore selection of SDVO panel mode in the VBT "
103 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
105 static bool i915_try_reset __read_mostly
= true;
106 module_param_named(reset
, i915_try_reset
, bool, 0600);
107 MODULE_PARM_DESC(reset
, "Attempt GPU resets (default: true)");
109 bool i915_enable_hangcheck __read_mostly
= true;
110 module_param_named(enable_hangcheck
, i915_enable_hangcheck
, bool, 0644);
111 MODULE_PARM_DESC(enable_hangcheck
,
112 "Periodically check GPU activity for detecting hangs. "
113 "WARNING: Disabling this can cause system wide hangs. "
116 int i915_enable_ppgtt __read_mostly
= -1;
117 module_param_named(i915_enable_ppgtt
, i915_enable_ppgtt
, int, 0600);
118 MODULE_PARM_DESC(i915_enable_ppgtt
,
119 "Enable PPGTT (default: true)");
121 int i915_enable_psr __read_mostly
= 0;
122 module_param_named(enable_psr
, i915_enable_psr
, int, 0600);
123 MODULE_PARM_DESC(enable_psr
, "Enable PSR (default: false)");
125 unsigned int i915_preliminary_hw_support __read_mostly
= IS_ENABLED(CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT
);
126 module_param_named(preliminary_hw_support
, i915_preliminary_hw_support
, int, 0600);
127 MODULE_PARM_DESC(preliminary_hw_support
,
128 "Enable preliminary hardware support.");
130 int i915_disable_power_well __read_mostly
= 1;
131 module_param_named(disable_power_well
, i915_disable_power_well
, int, 0600);
132 MODULE_PARM_DESC(disable_power_well
,
133 "Disable the power well when possible (default: true)");
135 int i915_enable_ips __read_mostly
= 1;
136 module_param_named(enable_ips
, i915_enable_ips
, int, 0600);
137 MODULE_PARM_DESC(enable_ips
, "Enable IPS (default: true)");
139 bool i915_fastboot __read_mostly
= 0;
140 module_param_named(fastboot
, i915_fastboot
, bool, 0600);
141 MODULE_PARM_DESC(fastboot
, "Try to skip unnecessary mode sets at boot time "
144 int i915_enable_pc8 __read_mostly
= 1;
145 module_param_named(enable_pc8
, i915_enable_pc8
, int, 0600);
146 MODULE_PARM_DESC(enable_pc8
, "Enable support for low power package C states (PC8+) (default: true)");
148 int i915_pc8_timeout __read_mostly
= 5000;
149 module_param_named(pc8_timeout
, i915_pc8_timeout
, int, 0600);
150 MODULE_PARM_DESC(pc8_timeout
, "Number of msecs of idleness required to enter PC8+ (default: 5000)");
152 bool i915_prefault_disable __read_mostly
;
153 module_param_named(prefault_disable
, i915_prefault_disable
, bool, 0600);
154 MODULE_PARM_DESC(prefault_disable
,
155 "Disable page prefaulting for pread/pwrite/reloc (default:false). For developers only.");
157 static struct drm_driver driver
;
158 extern int intel_agp_enabled
;
160 static const struct intel_device_info intel_i830_info
= {
161 .gen
= 2, .is_mobile
= 1, .cursor_needs_physical
= 1, .num_pipes
= 2,
162 .has_overlay
= 1, .overlay_needs_physical
= 1,
165 static const struct intel_device_info intel_845g_info
= {
166 .gen
= 2, .num_pipes
= 1,
167 .has_overlay
= 1, .overlay_needs_physical
= 1,
170 static const struct intel_device_info intel_i85x_info
= {
171 .gen
= 2, .is_i85x
= 1, .is_mobile
= 1, .num_pipes
= 2,
172 .cursor_needs_physical
= 1,
173 .has_overlay
= 1, .overlay_needs_physical
= 1,
176 static const struct intel_device_info intel_i865g_info
= {
177 .gen
= 2, .num_pipes
= 1,
178 .has_overlay
= 1, .overlay_needs_physical
= 1,
181 static const struct intel_device_info intel_i915g_info
= {
182 .gen
= 3, .is_i915g
= 1, .cursor_needs_physical
= 1, .num_pipes
= 2,
183 .has_overlay
= 1, .overlay_needs_physical
= 1,
185 static const struct intel_device_info intel_i915gm_info
= {
186 .gen
= 3, .is_mobile
= 1, .num_pipes
= 2,
187 .cursor_needs_physical
= 1,
188 .has_overlay
= 1, .overlay_needs_physical
= 1,
191 static const struct intel_device_info intel_i945g_info
= {
192 .gen
= 3, .has_hotplug
= 1, .cursor_needs_physical
= 1, .num_pipes
= 2,
193 .has_overlay
= 1, .overlay_needs_physical
= 1,
195 static const struct intel_device_info intel_i945gm_info
= {
196 .gen
= 3, .is_i945gm
= 1, .is_mobile
= 1, .num_pipes
= 2,
197 .has_hotplug
= 1, .cursor_needs_physical
= 1,
198 .has_overlay
= 1, .overlay_needs_physical
= 1,
202 static const struct intel_device_info intel_i965g_info
= {
203 .gen
= 4, .is_broadwater
= 1, .num_pipes
= 2,
208 static const struct intel_device_info intel_i965gm_info
= {
209 .gen
= 4, .is_crestline
= 1, .num_pipes
= 2,
210 .is_mobile
= 1, .has_fbc
= 1, .has_hotplug
= 1,
215 static const struct intel_device_info intel_g33_info
= {
216 .gen
= 3, .is_g33
= 1, .num_pipes
= 2,
217 .need_gfx_hws
= 1, .has_hotplug
= 1,
221 static const struct intel_device_info intel_g45_info
= {
222 .gen
= 4, .is_g4x
= 1, .need_gfx_hws
= 1, .num_pipes
= 2,
223 .has_pipe_cxsr
= 1, .has_hotplug
= 1,
227 static const struct intel_device_info intel_gm45_info
= {
228 .gen
= 4, .is_g4x
= 1, .num_pipes
= 2,
229 .is_mobile
= 1, .need_gfx_hws
= 1, .has_fbc
= 1,
230 .has_pipe_cxsr
= 1, .has_hotplug
= 1,
235 static const struct intel_device_info intel_pineview_info
= {
236 .gen
= 3, .is_g33
= 1, .is_pineview
= 1, .is_mobile
= 1, .num_pipes
= 2,
237 .need_gfx_hws
= 1, .has_hotplug
= 1,
241 static const struct intel_device_info intel_ironlake_d_info
= {
242 .gen
= 5, .num_pipes
= 2,
243 .need_gfx_hws
= 1, .has_hotplug
= 1,
247 static const struct intel_device_info intel_ironlake_m_info
= {
248 .gen
= 5, .is_mobile
= 1, .num_pipes
= 2,
249 .need_gfx_hws
= 1, .has_hotplug
= 1,
254 static const struct intel_device_info intel_sandybridge_d_info
= {
255 .gen
= 6, .num_pipes
= 2,
256 .need_gfx_hws
= 1, .has_hotplug
= 1,
263 static const struct intel_device_info intel_sandybridge_m_info
= {
264 .gen
= 6, .is_mobile
= 1, .num_pipes
= 2,
265 .need_gfx_hws
= 1, .has_hotplug
= 1,
273 #define GEN7_FEATURES \
274 .gen = 7, .num_pipes = 3, \
275 .need_gfx_hws = 1, .has_hotplug = 1, \
281 static const struct intel_device_info intel_ivybridge_d_info
= {
286 static const struct intel_device_info intel_ivybridge_m_info
= {
293 static const struct intel_device_info intel_ivybridge_q_info
= {
296 .num_pipes
= 0, /* legal, last one wins */
299 static const struct intel_device_info intel_valleyview_m_info
= {
304 .display_mmio_offset
= VLV_DISPLAY_BASE
,
305 .has_llc
= 0, /* legal, last one wins */
308 static const struct intel_device_info intel_valleyview_d_info
= {
312 .display_mmio_offset
= VLV_DISPLAY_BASE
,
313 .has_llc
= 0, /* legal, last one wins */
316 static const struct intel_device_info intel_haswell_d_info
= {
324 static const struct intel_device_info intel_haswell_m_info
= {
335 * Make sure any device matches here are from most specific to most
336 * general. For example, since the Quanta match is based on the subsystem
337 * and subvendor IDs, we need it to come before the more general IVB
338 * PCI ID matches, otherwise we'll use the wrong info struct above.
340 #define INTEL_PCI_IDS \
341 INTEL_I830_IDS(&intel_i830_info), \
342 INTEL_I845G_IDS(&intel_845g_info), \
343 INTEL_I85X_IDS(&intel_i85x_info), \
344 INTEL_I865G_IDS(&intel_i865g_info), \
345 INTEL_I915G_IDS(&intel_i915g_info), \
346 INTEL_I915GM_IDS(&intel_i915gm_info), \
347 INTEL_I945G_IDS(&intel_i945g_info), \
348 INTEL_I945GM_IDS(&intel_i945gm_info), \
349 INTEL_I965G_IDS(&intel_i965g_info), \
350 INTEL_G33_IDS(&intel_g33_info), \
351 INTEL_I965GM_IDS(&intel_i965gm_info), \
352 INTEL_GM45_IDS(&intel_gm45_info), \
353 INTEL_G45_IDS(&intel_g45_info), \
354 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
355 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
356 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
357 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
358 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
359 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
360 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
361 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
362 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
363 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
364 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
365 INTEL_VLV_D_IDS(&intel_valleyview_d_info)
367 static const struct pci_device_id pciidlist
[] = { /* aka */
372 #if defined(CONFIG_DRM_I915_KMS)
373 MODULE_DEVICE_TABLE(pci
, pciidlist
);
376 void intel_detect_pch(struct drm_device
*dev
)
378 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
379 struct pci_dev
*pch
= NULL
;
381 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
382 * (which really amounts to a PCH but no South Display).
384 if (INTEL_INFO(dev
)->num_pipes
== 0) {
385 dev_priv
->pch_type
= PCH_NOP
;
390 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
391 * make graphics device passthrough work easy for VMM, that only
392 * need to expose ISA bridge to let driver know the real hardware
393 * underneath. This is a requirement from virtualization team.
395 * In some virtualized environments (e.g. XEN), there is irrelevant
396 * ISA bridge in the system. To work reliably, we should scan trhough
397 * all the ISA bridge devices and check for the first match, instead
398 * of only checking the first one.
400 while ((pch
= pci_get_class(PCI_CLASS_BRIDGE_ISA
<< 8, pch
))) {
401 if (pch
->vendor
== PCI_VENDOR_ID_INTEL
) {
402 unsigned short id
= pch
->device
& INTEL_PCH_DEVICE_ID_MASK
;
403 dev_priv
->pch_id
= id
;
405 if (id
== INTEL_PCH_IBX_DEVICE_ID_TYPE
) {
406 dev_priv
->pch_type
= PCH_IBX
;
407 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
408 WARN_ON(!IS_GEN5(dev
));
409 } else if (id
== INTEL_PCH_CPT_DEVICE_ID_TYPE
) {
410 dev_priv
->pch_type
= PCH_CPT
;
411 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
412 WARN_ON(!(IS_GEN6(dev
) || IS_IVYBRIDGE(dev
)));
413 } else if (id
== INTEL_PCH_PPT_DEVICE_ID_TYPE
) {
414 /* PantherPoint is CPT compatible */
415 dev_priv
->pch_type
= PCH_CPT
;
416 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
417 WARN_ON(!(IS_GEN6(dev
) || IS_IVYBRIDGE(dev
)));
418 } else if (id
== INTEL_PCH_LPT_DEVICE_ID_TYPE
) {
419 dev_priv
->pch_type
= PCH_LPT
;
420 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
421 WARN_ON(!IS_HASWELL(dev
));
422 WARN_ON(IS_ULT(dev
));
423 } else if (id
== INTEL_PCH_LPT_LP_DEVICE_ID_TYPE
) {
424 dev_priv
->pch_type
= PCH_LPT
;
425 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
426 WARN_ON(!IS_HASWELL(dev
));
427 WARN_ON(!IS_ULT(dev
));
435 DRM_DEBUG_KMS("No PCH found.\n");
440 bool i915_semaphore_is_enabled(struct drm_device
*dev
)
442 if (INTEL_INFO(dev
)->gen
< 6)
445 if (i915_semaphores
>= 0)
446 return i915_semaphores
;
448 #ifdef CONFIG_INTEL_IOMMU
449 /* Enable semaphores on SNB when IO remapping is off */
450 if (INTEL_INFO(dev
)->gen
== 6 && intel_iommu_gfx_mapped
)
457 static int i915_drm_freeze(struct drm_device
*dev
)
459 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
460 struct drm_crtc
*crtc
;
462 /* ignore lid events during suspend */
463 mutex_lock(&dev_priv
->modeset_restore_lock
);
464 dev_priv
->modeset_restore
= MODESET_SUSPENDED
;
465 mutex_unlock(&dev_priv
->modeset_restore_lock
);
467 /* We do a lot of poking in a lot of registers, make sure they work
469 hsw_disable_package_c8(dev_priv
);
470 intel_set_power_well(dev
, true);
472 drm_kms_helper_poll_disable(dev
);
474 pci_save_state(dev
->pdev
);
476 /* If KMS is active, we do the leavevt stuff here */
477 if (drm_core_check_feature(dev
, DRIVER_MODESET
)) {
480 mutex_lock(&dev
->struct_mutex
);
481 error
= i915_gem_idle(dev
);
482 mutex_unlock(&dev
->struct_mutex
);
484 dev_err(&dev
->pdev
->dev
,
485 "GEM idle failed, resume might fail\n");
489 cancel_delayed_work_sync(&dev_priv
->rps
.delayed_resume_work
);
491 drm_irq_uninstall(dev
);
492 dev_priv
->enable_hotplug_processing
= false;
494 * Disable CRTCs directly since we want to preserve sw state
497 list_for_each_entry(crtc
, &dev
->mode_config
.crtc_list
, head
)
498 dev_priv
->display
.crtc_disable(crtc
);
500 intel_modeset_suspend_hw(dev
);
503 i915_gem_suspend_gtt_mappings(dev
);
505 i915_save_state(dev
);
507 intel_opregion_fini(dev
);
510 intel_fbdev_set_suspend(dev
, FBINFO_STATE_SUSPENDED
);
516 int i915_suspend(struct drm_device
*dev
, pm_message_t state
)
520 if (!dev
|| !dev
->dev_private
) {
521 DRM_ERROR("dev: %p\n", dev
);
522 DRM_ERROR("DRM not initialized, aborting suspend.\n");
526 if (state
.event
== PM_EVENT_PRETHAW
)
530 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
533 error
= i915_drm_freeze(dev
);
537 if (state
.event
== PM_EVENT_SUSPEND
) {
538 /* Shut down the device */
539 pci_disable_device(dev
->pdev
);
540 pci_set_power_state(dev
->pdev
, PCI_D3hot
);
546 void intel_console_resume(struct work_struct
*work
)
548 struct drm_i915_private
*dev_priv
=
549 container_of(work
, struct drm_i915_private
,
550 console_resume_work
);
551 struct drm_device
*dev
= dev_priv
->dev
;
554 intel_fbdev_set_suspend(dev
, FBINFO_STATE_RUNNING
);
558 static void intel_resume_hotplug(struct drm_device
*dev
)
560 struct drm_mode_config
*mode_config
= &dev
->mode_config
;
561 struct intel_encoder
*encoder
;
563 mutex_lock(&mode_config
->mutex
);
564 DRM_DEBUG_KMS("running encoder hotplug functions\n");
566 list_for_each_entry(encoder
, &mode_config
->encoder_list
, base
.head
)
567 if (encoder
->hot_plug
)
568 encoder
->hot_plug(encoder
);
570 mutex_unlock(&mode_config
->mutex
);
572 /* Just fire off a uevent and let userspace tell us what to do */
573 drm_helper_hpd_irq_event(dev
);
576 static int __i915_drm_thaw(struct drm_device
*dev
)
578 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
581 i915_restore_state(dev
);
582 intel_opregion_setup(dev
);
584 /* KMS EnterVT equivalent */
585 if (drm_core_check_feature(dev
, DRIVER_MODESET
)) {
586 intel_init_pch_refclk(dev
);
588 mutex_lock(&dev
->struct_mutex
);
590 error
= i915_gem_init_hw(dev
);
591 mutex_unlock(&dev
->struct_mutex
);
593 /* We need working interrupts for modeset enabling ... */
594 drm_irq_install(dev
);
596 intel_modeset_init_hw(dev
);
598 drm_modeset_lock_all(dev
);
599 intel_modeset_setup_hw_state(dev
, true);
600 drm_modeset_unlock_all(dev
);
603 * ... but also need to make sure that hotplug processing
604 * doesn't cause havoc. Like in the driver load code we don't
605 * bother with the tiny race here where we might loose hotplug
609 dev_priv
->enable_hotplug_processing
= true;
610 /* Config may have changed between suspend and resume */
611 intel_resume_hotplug(dev
);
614 intel_opregion_init(dev
);
617 * The console lock can be pretty contented on resume due
618 * to all the printk activity. Try to keep it out of the hot
619 * path of resume if possible.
621 if (console_trylock()) {
622 intel_fbdev_set_suspend(dev
, FBINFO_STATE_RUNNING
);
625 schedule_work(&dev_priv
->console_resume_work
);
628 /* Undo what we did at i915_drm_freeze so the refcount goes back to the
630 hsw_enable_package_c8(dev_priv
);
632 mutex_lock(&dev_priv
->modeset_restore_lock
);
633 dev_priv
->modeset_restore
= MODESET_DONE
;
634 mutex_unlock(&dev_priv
->modeset_restore_lock
);
638 static int i915_drm_thaw(struct drm_device
*dev
)
642 intel_uncore_sanitize(dev
);
644 if (drm_core_check_feature(dev
, DRIVER_MODESET
)) {
645 mutex_lock(&dev
->struct_mutex
);
646 i915_gem_restore_gtt_mappings(dev
);
647 mutex_unlock(&dev
->struct_mutex
);
648 } else if (drm_core_check_feature(dev
, DRIVER_MODESET
))
649 i915_check_and_clear_faults(dev
);
651 __i915_drm_thaw(dev
);
656 int i915_resume(struct drm_device
*dev
)
658 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
661 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
664 if (pci_enable_device(dev
->pdev
))
667 pci_set_master(dev
->pdev
);
669 intel_uncore_sanitize(dev
);
672 * Platforms with opregion should have sane BIOS, older ones (gen3 and
673 * earlier) need this since the BIOS might clear all our scratch PTEs.
675 if (drm_core_check_feature(dev
, DRIVER_MODESET
) &&
676 !dev_priv
->opregion
.header
) {
677 mutex_lock(&dev
->struct_mutex
);
678 i915_gem_restore_gtt_mappings(dev
);
679 mutex_unlock(&dev
->struct_mutex
);
682 ret
= __i915_drm_thaw(dev
);
686 drm_kms_helper_poll_enable(dev
);
691 * i915_reset - reset chip after a hang
692 * @dev: drm device to reset
694 * Reset the chip. Useful if a hang is detected. Returns zero on successful
695 * reset or otherwise an error code.
697 * Procedure is fairly simple:
698 * - reset the chip using the reset reg
699 * - re-init context state
700 * - re-init hardware status page
701 * - re-init ring buffer
702 * - re-init interrupt state
705 int i915_reset(struct drm_device
*dev
)
707 drm_i915_private_t
*dev_priv
= dev
->dev_private
;
714 mutex_lock(&dev
->struct_mutex
);
718 simulated
= dev_priv
->gpu_error
.stop_rings
!= 0;
720 if (!simulated
&& get_seconds() - dev_priv
->gpu_error
.last_reset
< 5) {
721 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
724 ret
= intel_gpu_reset(dev
);
726 /* Also reset the gpu hangman. */
728 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
729 dev_priv
->gpu_error
.stop_rings
= 0;
730 if (ret
== -ENODEV
) {
731 DRM_ERROR("Reset not implemented, but ignoring "
732 "error for simulated gpu hangs\n");
736 dev_priv
->gpu_error
.last_reset
= get_seconds();
739 DRM_ERROR("Failed to reset chip.\n");
740 mutex_unlock(&dev
->struct_mutex
);
744 /* Ok, now get things going again... */
747 * Everything depends on having the GTT running, so we need to start
748 * there. Fortunately we don't need to do this unless we reset the
749 * chip at a PCI level.
751 * Next we need to restore the context, but we don't use those
754 * Ring buffer needs to be re-initialized in the KMS case, or if X
755 * was running at the time of the reset (i.e. we weren't VT
758 if (drm_core_check_feature(dev
, DRIVER_MODESET
) ||
759 !dev_priv
->ums
.mm_suspended
) {
760 struct intel_ring_buffer
*ring
;
763 dev_priv
->ums
.mm_suspended
= 0;
765 i915_gem_init_swizzling(dev
);
767 for_each_ring(ring
, dev_priv
, i
)
770 i915_gem_context_init(dev
);
771 if (dev_priv
->mm
.aliasing_ppgtt
) {
772 ret
= dev_priv
->mm
.aliasing_ppgtt
->enable(dev
);
774 i915_gem_cleanup_aliasing_ppgtt(dev
);
778 * It would make sense to re-init all the other hw state, at
779 * least the rps/rc6/emon init done within modeset_init_hw. For
780 * some unknown reason, this blows up my ilk, so don't.
783 mutex_unlock(&dev
->struct_mutex
);
785 drm_irq_uninstall(dev
);
786 drm_irq_install(dev
);
789 mutex_unlock(&dev
->struct_mutex
);
795 static int i915_pci_probe(struct pci_dev
*pdev
, const struct pci_device_id
*ent
)
797 struct intel_device_info
*intel_info
=
798 (struct intel_device_info
*) ent
->driver_data
;
800 /* Only bind to function 0 of the device. Early generations
801 * used function 1 as a placeholder for multi-head. This causes
802 * us confusion instead, especially on the systems where both
803 * functions have the same PCI-ID!
805 if (PCI_FUNC(pdev
->devfn
))
808 /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
809 * implementation for gen3 (and only gen3) that used legacy drm maps
810 * (gasp!) to share buffers between X and the client. Hence we need to
811 * keep around the fake agp stuff for gen3, even when kms is enabled. */
812 if (intel_info
->gen
!= 3) {
813 driver
.driver_features
&=
814 ~(DRIVER_USE_AGP
| DRIVER_REQUIRE_AGP
);
815 } else if (!intel_agp_enabled
) {
816 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
820 return drm_get_pci_dev(pdev
, ent
, &driver
);
824 i915_pci_remove(struct pci_dev
*pdev
)
826 struct drm_device
*dev
= pci_get_drvdata(pdev
);
831 static int i915_pm_suspend(struct device
*dev
)
833 struct pci_dev
*pdev
= to_pci_dev(dev
);
834 struct drm_device
*drm_dev
= pci_get_drvdata(pdev
);
837 if (!drm_dev
|| !drm_dev
->dev_private
) {
838 dev_err(dev
, "DRM not initialized, aborting suspend.\n");
842 if (drm_dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
845 error
= i915_drm_freeze(drm_dev
);
849 pci_disable_device(pdev
);
850 pci_set_power_state(pdev
, PCI_D3hot
);
855 static int i915_pm_resume(struct device
*dev
)
857 struct pci_dev
*pdev
= to_pci_dev(dev
);
858 struct drm_device
*drm_dev
= pci_get_drvdata(pdev
);
860 return i915_resume(drm_dev
);
863 static int i915_pm_freeze(struct device
*dev
)
865 struct pci_dev
*pdev
= to_pci_dev(dev
);
866 struct drm_device
*drm_dev
= pci_get_drvdata(pdev
);
868 if (!drm_dev
|| !drm_dev
->dev_private
) {
869 dev_err(dev
, "DRM not initialized, aborting suspend.\n");
873 return i915_drm_freeze(drm_dev
);
876 static int i915_pm_thaw(struct device
*dev
)
878 struct pci_dev
*pdev
= to_pci_dev(dev
);
879 struct drm_device
*drm_dev
= pci_get_drvdata(pdev
);
881 return i915_drm_thaw(drm_dev
);
884 static int i915_pm_poweroff(struct device
*dev
)
886 struct pci_dev
*pdev
= to_pci_dev(dev
);
887 struct drm_device
*drm_dev
= pci_get_drvdata(pdev
);
889 return i915_drm_freeze(drm_dev
);
892 static const struct dev_pm_ops i915_pm_ops
= {
893 .suspend
= i915_pm_suspend
,
894 .resume
= i915_pm_resume
,
895 .freeze
= i915_pm_freeze
,
896 .thaw
= i915_pm_thaw
,
897 .poweroff
= i915_pm_poweroff
,
898 .restore
= i915_pm_resume
,
901 static const struct vm_operations_struct i915_gem_vm_ops
= {
902 .fault
= i915_gem_fault
,
903 .open
= drm_gem_vm_open
,
904 .close
= drm_gem_vm_close
,
907 static const struct file_operations i915_driver_fops
= {
908 .owner
= THIS_MODULE
,
910 .release
= drm_release
,
911 .unlocked_ioctl
= drm_ioctl
,
912 .mmap
= drm_gem_mmap
,
916 .compat_ioctl
= i915_compat_ioctl
,
918 .llseek
= noop_llseek
,
921 static struct drm_driver driver
= {
922 /* Don't use MTRRs here; the Xserver or userspace app should
923 * deal with them for Intel hardware.
926 DRIVER_USE_AGP
| DRIVER_REQUIRE_AGP
|
927 DRIVER_HAVE_IRQ
| DRIVER_IRQ_SHARED
| DRIVER_GEM
| DRIVER_PRIME
|
929 .load
= i915_driver_load
,
930 .unload
= i915_driver_unload
,
931 .open
= i915_driver_open
,
932 .lastclose
= i915_driver_lastclose
,
933 .preclose
= i915_driver_preclose
,
934 .postclose
= i915_driver_postclose
,
936 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
937 .suspend
= i915_suspend
,
938 .resume
= i915_resume
,
940 .device_is_agp
= i915_driver_device_is_agp
,
941 .master_create
= i915_master_create
,
942 .master_destroy
= i915_master_destroy
,
943 #if defined(CONFIG_DEBUG_FS)
944 .debugfs_init
= i915_debugfs_init
,
945 .debugfs_cleanup
= i915_debugfs_cleanup
,
947 .gem_init_object
= i915_gem_init_object
,
948 .gem_free_object
= i915_gem_free_object
,
949 .gem_vm_ops
= &i915_gem_vm_ops
,
951 .prime_handle_to_fd
= drm_gem_prime_handle_to_fd
,
952 .prime_fd_to_handle
= drm_gem_prime_fd_to_handle
,
953 .gem_prime_export
= i915_gem_prime_export
,
954 .gem_prime_import
= i915_gem_prime_import
,
956 .dumb_create
= i915_gem_dumb_create
,
957 .dumb_map_offset
= i915_gem_mmap_gtt
,
958 .dumb_destroy
= drm_gem_dumb_destroy
,
959 .ioctls
= i915_ioctls
,
960 .fops
= &i915_driver_fops
,
964 .major
= DRIVER_MAJOR
,
965 .minor
= DRIVER_MINOR
,
966 .patchlevel
= DRIVER_PATCHLEVEL
,
969 static struct pci_driver i915_pci_driver
= {
971 .id_table
= pciidlist
,
972 .probe
= i915_pci_probe
,
973 .remove
= i915_pci_remove
,
974 .driver
.pm
= &i915_pm_ops
,
977 static int __init
i915_init(void)
979 driver
.num_ioctls
= i915_max_ioctl
;
982 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
983 * explicitly disabled with the module pararmeter.
985 * Otherwise, just follow the parameter (defaulting to off).
987 * Allow optional vga_text_mode_force boot option to override
988 * the default behavior.
990 #if defined(CONFIG_DRM_I915_KMS)
991 if (i915_modeset
!= 0)
992 driver
.driver_features
|= DRIVER_MODESET
;
994 if (i915_modeset
== 1)
995 driver
.driver_features
|= DRIVER_MODESET
;
997 #ifdef CONFIG_VGA_CONSOLE
998 if (vgacon_text_force() && i915_modeset
== -1)
999 driver
.driver_features
&= ~DRIVER_MODESET
;
1002 if (!(driver
.driver_features
& DRIVER_MODESET
))
1003 driver
.get_vblank_timestamp
= NULL
;
1005 return drm_pci_init(&driver
, &i915_pci_driver
);
1008 static void __exit
i915_exit(void)
1010 drm_pci_exit(&driver
, &i915_pci_driver
);
1013 module_init(i915_init
);
1014 module_exit(i915_exit
);
1016 MODULE_AUTHOR(DRIVER_AUTHOR
);
1017 MODULE_DESCRIPTION(DRIVER_DESC
);
1018 MODULE_LICENSE("GPL and additional rights");