2 * Copyright © 2008 Intel Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
24 * Keith Packard <keithp@keithp.com>
29 #include <drm/i915_drm.h>
34 i915_verify_lists(struct drm_device
*dev
)
37 drm_i915_private_t
*dev_priv
= dev
->dev_private
;
38 struct drm_i915_gem_object
*obj
;
44 list_for_each_entry(obj
, &dev_priv
->render_ring
.active_list
, list
) {
45 if (obj
->base
.dev
!= dev
||
46 !atomic_read(&obj
->base
.refcount
.refcount
)) {
47 DRM_ERROR("freed render active %p\n", obj
);
50 } else if (!obj
->active
||
51 (obj
->base
.read_domains
& I915_GEM_GPU_DOMAINS
) == 0) {
52 DRM_ERROR("invalid render active %p (a %d r %x)\n",
55 obj
->base
.read_domains
);
57 } else if (obj
->base
.write_domain
&& list_empty(&obj
->gpu_write_list
)) {
58 DRM_ERROR("invalid render active %p (w %x, gwl %d)\n",
60 obj
->base
.write_domain
,
61 !list_empty(&obj
->gpu_write_list
));
66 list_for_each_entry(obj
, &dev_priv
->mm
.flushing_list
, list
) {
67 if (obj
->base
.dev
!= dev
||
68 !atomic_read(&obj
->base
.refcount
.refcount
)) {
69 DRM_ERROR("freed flushing %p\n", obj
);
72 } else if (!obj
->active
||
73 (obj
->base
.write_domain
& I915_GEM_GPU_DOMAINS
) == 0 ||
74 list_empty(&obj
->gpu_write_list
)) {
75 DRM_ERROR("invalid flushing %p (a %d w %x gwl %d)\n",
78 obj
->base
.write_domain
,
79 !list_empty(&obj
->gpu_write_list
));
84 list_for_each_entry(obj
, &dev_priv
->mm
.gpu_write_list
, gpu_write_list
) {
85 if (obj
->base
.dev
!= dev
||
86 !atomic_read(&obj
->base
.refcount
.refcount
)) {
87 DRM_ERROR("freed gpu write %p\n", obj
);
90 } else if (!obj
->active
||
91 (obj
->base
.write_domain
& I915_GEM_GPU_DOMAINS
) == 0) {
92 DRM_ERROR("invalid gpu write %p (a %d w %x)\n",
95 obj
->base
.write_domain
);
100 list_for_each_entry(obj
, &i915_gtt_vm
->inactive_list
, list
) {
101 if (obj
->base
.dev
!= dev
||
102 !atomic_read(&obj
->base
.refcount
.refcount
)) {
103 DRM_ERROR("freed inactive %p\n", obj
);
106 } else if (obj
->pin_count
|| obj
->active
||
107 (obj
->base
.write_domain
& I915_GEM_GPU_DOMAINS
)) {
108 DRM_ERROR("invalid inactive %p (p %d a %d w %x)\n",
110 obj
->pin_count
, obj
->active
,
111 obj
->base
.write_domain
);
118 #endif /* WATCH_LIST */