2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
28 #include <linux/console.h>
29 #include <linux/slab.h>
31 #include <drm/drm_crtc_helper.h>
32 #include <drm/radeon_drm.h>
33 #include <linux/vgaarb.h>
34 #include <linux/vga_switcheroo.h>
35 #include <linux/efi.h>
36 #include "radeon_reg.h"
40 static const char radeon_family_name
[][16] = {
105 * radeon_program_register_sequence - program an array of registers.
107 * @rdev: radeon_device pointer
108 * @registers: pointer to the register array
109 * @array_size: size of the register array
111 * Programs an array or registers with and and or masks.
112 * This is a helper for setting golden registers.
114 void radeon_program_register_sequence(struct radeon_device
*rdev
,
115 const u32
*registers
,
116 const u32 array_size
)
118 u32 tmp
, reg
, and_mask
, or_mask
;
124 for (i
= 0; i
< array_size
; i
+=3) {
125 reg
= registers
[i
+ 0];
126 and_mask
= registers
[i
+ 1];
127 or_mask
= registers
[i
+ 2];
129 if (and_mask
== 0xffffffff) {
141 * radeon_surface_init - Clear GPU surface registers.
143 * @rdev: radeon_device pointer
145 * Clear GPU surface registers (r1xx-r5xx).
147 void radeon_surface_init(struct radeon_device
*rdev
)
149 /* FIXME: check this out */
150 if (rdev
->family
< CHIP_R600
) {
153 for (i
= 0; i
< RADEON_GEM_MAX_SURFACES
; i
++) {
154 if (rdev
->surface_regs
[i
].bo
)
155 radeon_bo_get_surface_reg(rdev
->surface_regs
[i
].bo
);
157 radeon_clear_surface_reg(rdev
, i
);
159 /* enable surfaces */
160 WREG32(RADEON_SURFACE_CNTL
, 0);
165 * GPU scratch registers helpers function.
168 * radeon_scratch_init - Init scratch register driver information.
170 * @rdev: radeon_device pointer
172 * Init CP scratch register driver information (r1xx-r5xx)
174 void radeon_scratch_init(struct radeon_device
*rdev
)
178 /* FIXME: check this out */
179 if (rdev
->family
< CHIP_R300
) {
180 rdev
->scratch
.num_reg
= 5;
182 rdev
->scratch
.num_reg
= 7;
184 rdev
->scratch
.reg_base
= RADEON_SCRATCH_REG0
;
185 for (i
= 0; i
< rdev
->scratch
.num_reg
; i
++) {
186 rdev
->scratch
.free
[i
] = true;
187 rdev
->scratch
.reg
[i
] = rdev
->scratch
.reg_base
+ (i
* 4);
192 * radeon_scratch_get - Allocate a scratch register
194 * @rdev: radeon_device pointer
195 * @reg: scratch register mmio offset
197 * Allocate a CP scratch register for use by the driver (all asics).
198 * Returns 0 on success or -EINVAL on failure.
200 int radeon_scratch_get(struct radeon_device
*rdev
, uint32_t *reg
)
204 for (i
= 0; i
< rdev
->scratch
.num_reg
; i
++) {
205 if (rdev
->scratch
.free
[i
]) {
206 rdev
->scratch
.free
[i
] = false;
207 *reg
= rdev
->scratch
.reg
[i
];
215 * radeon_scratch_free - Free a scratch register
217 * @rdev: radeon_device pointer
218 * @reg: scratch register mmio offset
220 * Free a CP scratch register allocated for use by the driver (all asics)
222 void radeon_scratch_free(struct radeon_device
*rdev
, uint32_t reg
)
226 for (i
= 0; i
< rdev
->scratch
.num_reg
; i
++) {
227 if (rdev
->scratch
.reg
[i
] == reg
) {
228 rdev
->scratch
.free
[i
] = true;
235 * GPU doorbell aperture helpers function.
238 * radeon_doorbell_init - Init doorbell driver information.
240 * @rdev: radeon_device pointer
242 * Init doorbell driver information (CIK)
243 * Returns 0 on success, error on failure.
245 int radeon_doorbell_init(struct radeon_device
*rdev
)
249 /* doorbell bar mapping */
250 rdev
->doorbell
.base
= pci_resource_start(rdev
->pdev
, 2);
251 rdev
->doorbell
.size
= pci_resource_len(rdev
->pdev
, 2);
253 /* limit to 4 MB for now */
254 if (rdev
->doorbell
.size
> (4 * 1024 * 1024))
255 rdev
->doorbell
.size
= 4 * 1024 * 1024;
257 rdev
->doorbell
.ptr
= ioremap(rdev
->doorbell
.base
, rdev
->doorbell
.size
);
258 if (rdev
->doorbell
.ptr
== NULL
) {
261 DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev
->doorbell
.base
);
262 DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev
->doorbell
.size
);
264 rdev
->doorbell
.num_pages
= rdev
->doorbell
.size
/ PAGE_SIZE
;
266 for (i
= 0; i
< rdev
->doorbell
.num_pages
; i
++) {
267 rdev
->doorbell
.free
[i
] = true;
273 * radeon_doorbell_fini - Tear down doorbell driver information.
275 * @rdev: radeon_device pointer
277 * Tear down doorbell driver information (CIK)
279 void radeon_doorbell_fini(struct radeon_device
*rdev
)
281 iounmap(rdev
->doorbell
.ptr
);
282 rdev
->doorbell
.ptr
= NULL
;
286 * radeon_doorbell_get - Allocate a doorbell page
288 * @rdev: radeon_device pointer
289 * @doorbell: doorbell page number
291 * Allocate a doorbell page for use by the driver (all asics).
292 * Returns 0 on success or -EINVAL on failure.
294 int radeon_doorbell_get(struct radeon_device
*rdev
, u32
*doorbell
)
298 for (i
= 0; i
< rdev
->doorbell
.num_pages
; i
++) {
299 if (rdev
->doorbell
.free
[i
]) {
300 rdev
->doorbell
.free
[i
] = false;
309 * radeon_doorbell_free - Free a doorbell page
311 * @rdev: radeon_device pointer
312 * @doorbell: doorbell page number
314 * Free a doorbell page allocated for use by the driver (all asics)
316 void radeon_doorbell_free(struct radeon_device
*rdev
, u32 doorbell
)
318 if (doorbell
< rdev
->doorbell
.num_pages
)
319 rdev
->doorbell
.free
[doorbell
] = true;
324 * Writeback is the the method by which the the GPU updates special pages
325 * in memory with the status of certain GPU events (fences, ring pointers,
330 * radeon_wb_disable - Disable Writeback
332 * @rdev: radeon_device pointer
334 * Disables Writeback (all asics). Used for suspend.
336 void radeon_wb_disable(struct radeon_device
*rdev
)
338 rdev
->wb
.enabled
= false;
342 * radeon_wb_fini - Disable Writeback and free memory
344 * @rdev: radeon_device pointer
346 * Disables Writeback and frees the Writeback memory (all asics).
347 * Used at driver shutdown.
349 void radeon_wb_fini(struct radeon_device
*rdev
)
351 radeon_wb_disable(rdev
);
352 if (rdev
->wb
.wb_obj
) {
353 if (!radeon_bo_reserve(rdev
->wb
.wb_obj
, false)) {
354 radeon_bo_kunmap(rdev
->wb
.wb_obj
);
355 radeon_bo_unpin(rdev
->wb
.wb_obj
);
356 radeon_bo_unreserve(rdev
->wb
.wb_obj
);
358 radeon_bo_unref(&rdev
->wb
.wb_obj
);
360 rdev
->wb
.wb_obj
= NULL
;
365 * radeon_wb_init- Init Writeback driver info and allocate memory
367 * @rdev: radeon_device pointer
369 * Disables Writeback and frees the Writeback memory (all asics).
370 * Used at driver startup.
371 * Returns 0 on success or an -error on failure.
373 int radeon_wb_init(struct radeon_device
*rdev
)
377 if (rdev
->wb
.wb_obj
== NULL
) {
378 r
= radeon_bo_create(rdev
, RADEON_GPU_PAGE_SIZE
, PAGE_SIZE
, true,
379 RADEON_GEM_DOMAIN_GTT
, NULL
, &rdev
->wb
.wb_obj
);
381 dev_warn(rdev
->dev
, "(%d) create WB bo failed\n", r
);
384 r
= radeon_bo_reserve(rdev
->wb
.wb_obj
, false);
385 if (unlikely(r
!= 0)) {
386 radeon_wb_fini(rdev
);
389 r
= radeon_bo_pin(rdev
->wb
.wb_obj
, RADEON_GEM_DOMAIN_GTT
,
392 radeon_bo_unreserve(rdev
->wb
.wb_obj
);
393 dev_warn(rdev
->dev
, "(%d) pin WB bo failed\n", r
);
394 radeon_wb_fini(rdev
);
397 r
= radeon_bo_kmap(rdev
->wb
.wb_obj
, (void **)&rdev
->wb
.wb
);
398 radeon_bo_unreserve(rdev
->wb
.wb_obj
);
400 dev_warn(rdev
->dev
, "(%d) map WB bo failed\n", r
);
401 radeon_wb_fini(rdev
);
406 /* clear wb memory */
407 memset((char *)rdev
->wb
.wb
, 0, RADEON_GPU_PAGE_SIZE
);
408 /* disable event_write fences */
409 rdev
->wb
.use_event
= false;
410 /* disabled via module param */
411 if (radeon_no_wb
== 1) {
412 rdev
->wb
.enabled
= false;
414 if (rdev
->flags
& RADEON_IS_AGP
) {
415 /* often unreliable on AGP */
416 rdev
->wb
.enabled
= false;
417 } else if (rdev
->family
< CHIP_R300
) {
418 /* often unreliable on pre-r300 */
419 rdev
->wb
.enabled
= false;
421 rdev
->wb
.enabled
= true;
422 /* event_write fences are only available on r600+ */
423 if (rdev
->family
>= CHIP_R600
) {
424 rdev
->wb
.use_event
= true;
428 /* always use writeback/events on NI, APUs */
429 if (rdev
->family
>= CHIP_PALM
) {
430 rdev
->wb
.enabled
= true;
431 rdev
->wb
.use_event
= true;
434 dev_info(rdev
->dev
, "WB %sabled\n", rdev
->wb
.enabled
? "en" : "dis");
440 * radeon_vram_location - try to find VRAM location
441 * @rdev: radeon device structure holding all necessary informations
442 * @mc: memory controller structure holding memory informations
443 * @base: base address at which to put VRAM
445 * Function will place try to place VRAM at base address provided
446 * as parameter (which is so far either PCI aperture address or
447 * for IGP TOM base address).
449 * If there is not enough space to fit the unvisible VRAM in the 32bits
450 * address space then we limit the VRAM size to the aperture.
452 * If we are using AGP and if the AGP aperture doesn't allow us to have
453 * room for all the VRAM than we restrict the VRAM to the PCI aperture
454 * size and print a warning.
456 * This function will never fails, worst case are limiting VRAM.
458 * Note: GTT start, end, size should be initialized before calling this
459 * function on AGP platform.
461 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
462 * this shouldn't be a problem as we are using the PCI aperture as a reference.
463 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
466 * Note: we use mc_vram_size as on some board we need to program the mc to
467 * cover the whole aperture even if VRAM size is inferior to aperture size
468 * Novell bug 204882 + along with lots of ubuntu ones
470 * Note: when limiting vram it's safe to overwritte real_vram_size because
471 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
472 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
475 * Note: IGP TOM addr should be the same as the aperture addr, we don't
476 * explicitly check for that thought.
478 * FIXME: when reducing VRAM size align new size on power of 2.
480 void radeon_vram_location(struct radeon_device
*rdev
, struct radeon_mc
*mc
, u64 base
)
482 uint64_t limit
= (uint64_t)radeon_vram_limit
<< 20;
484 mc
->vram_start
= base
;
485 if (mc
->mc_vram_size
> (rdev
->mc
.mc_mask
- base
+ 1)) {
486 dev_warn(rdev
->dev
, "limiting VRAM to PCI aperture size\n");
487 mc
->real_vram_size
= mc
->aper_size
;
488 mc
->mc_vram_size
= mc
->aper_size
;
490 mc
->vram_end
= mc
->vram_start
+ mc
->mc_vram_size
- 1;
491 if (rdev
->flags
& RADEON_IS_AGP
&& mc
->vram_end
> mc
->gtt_start
&& mc
->vram_start
<= mc
->gtt_end
) {
492 dev_warn(rdev
->dev
, "limiting VRAM to PCI aperture size\n");
493 mc
->real_vram_size
= mc
->aper_size
;
494 mc
->mc_vram_size
= mc
->aper_size
;
496 mc
->vram_end
= mc
->vram_start
+ mc
->mc_vram_size
- 1;
497 if (limit
&& limit
< mc
->real_vram_size
)
498 mc
->real_vram_size
= limit
;
499 dev_info(rdev
->dev
, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
500 mc
->mc_vram_size
>> 20, mc
->vram_start
,
501 mc
->vram_end
, mc
->real_vram_size
>> 20);
505 * radeon_gtt_location - try to find GTT location
506 * @rdev: radeon device structure holding all necessary informations
507 * @mc: memory controller structure holding memory informations
509 * Function will place try to place GTT before or after VRAM.
511 * If GTT size is bigger than space left then we ajust GTT size.
512 * Thus function will never fails.
514 * FIXME: when reducing GTT size align new size on power of 2.
516 void radeon_gtt_location(struct radeon_device
*rdev
, struct radeon_mc
*mc
)
518 u64 size_af
, size_bf
;
520 size_af
= ((rdev
->mc
.mc_mask
- mc
->vram_end
) + mc
->gtt_base_align
) & ~mc
->gtt_base_align
;
521 size_bf
= mc
->vram_start
& ~mc
->gtt_base_align
;
522 if (size_bf
> size_af
) {
523 if (mc
->gtt_size
> size_bf
) {
524 dev_warn(rdev
->dev
, "limiting GTT\n");
525 mc
->gtt_size
= size_bf
;
527 mc
->gtt_start
= (mc
->vram_start
& ~mc
->gtt_base_align
) - mc
->gtt_size
;
529 if (mc
->gtt_size
> size_af
) {
530 dev_warn(rdev
->dev
, "limiting GTT\n");
531 mc
->gtt_size
= size_af
;
533 mc
->gtt_start
= (mc
->vram_end
+ 1 + mc
->gtt_base_align
) & ~mc
->gtt_base_align
;
535 mc
->gtt_end
= mc
->gtt_start
+ mc
->gtt_size
- 1;
536 dev_info(rdev
->dev
, "GTT: %lluM 0x%016llX - 0x%016llX\n",
537 mc
->gtt_size
>> 20, mc
->gtt_start
, mc
->gtt_end
);
541 * GPU helpers function.
544 * radeon_card_posted - check if the hw has already been initialized
546 * @rdev: radeon_device pointer
548 * Check if the asic has been initialized (all asics).
549 * Used at driver startup.
550 * Returns true if initialized or false if not.
552 bool radeon_card_posted(struct radeon_device
*rdev
)
556 /* required for EFI mode on macbook2,1 which uses an r5xx asic */
557 if (efi_enabled(EFI_BOOT
) &&
558 (rdev
->pdev
->subsystem_vendor
== PCI_VENDOR_ID_APPLE
) &&
559 (rdev
->family
< CHIP_R600
))
562 if (ASIC_IS_NODCE(rdev
))
565 /* first check CRTCs */
566 if (ASIC_IS_DCE4(rdev
)) {
567 reg
= RREG32(EVERGREEN_CRTC_CONTROL
+ EVERGREEN_CRTC0_REGISTER_OFFSET
) |
568 RREG32(EVERGREEN_CRTC_CONTROL
+ EVERGREEN_CRTC1_REGISTER_OFFSET
);
569 if (rdev
->num_crtc
>= 4) {
570 reg
|= RREG32(EVERGREEN_CRTC_CONTROL
+ EVERGREEN_CRTC2_REGISTER_OFFSET
) |
571 RREG32(EVERGREEN_CRTC_CONTROL
+ EVERGREEN_CRTC3_REGISTER_OFFSET
);
573 if (rdev
->num_crtc
>= 6) {
574 reg
|= RREG32(EVERGREEN_CRTC_CONTROL
+ EVERGREEN_CRTC4_REGISTER_OFFSET
) |
575 RREG32(EVERGREEN_CRTC_CONTROL
+ EVERGREEN_CRTC5_REGISTER_OFFSET
);
577 if (reg
& EVERGREEN_CRTC_MASTER_EN
)
579 } else if (ASIC_IS_AVIVO(rdev
)) {
580 reg
= RREG32(AVIVO_D1CRTC_CONTROL
) |
581 RREG32(AVIVO_D2CRTC_CONTROL
);
582 if (reg
& AVIVO_CRTC_EN
) {
586 reg
= RREG32(RADEON_CRTC_GEN_CNTL
) |
587 RREG32(RADEON_CRTC2_GEN_CNTL
);
588 if (reg
& RADEON_CRTC_EN
) {
594 /* then check MEM_SIZE, in case the crtcs are off */
595 if (rdev
->family
>= CHIP_R600
)
596 reg
= RREG32(R600_CONFIG_MEMSIZE
);
598 reg
= RREG32(RADEON_CONFIG_MEMSIZE
);
608 * radeon_update_bandwidth_info - update display bandwidth params
610 * @rdev: radeon_device pointer
612 * Used when sclk/mclk are switched or display modes are set.
613 * params are used to calculate display watermarks (all asics)
615 void radeon_update_bandwidth_info(struct radeon_device
*rdev
)
618 u32 sclk
= rdev
->pm
.current_sclk
;
619 u32 mclk
= rdev
->pm
.current_mclk
;
621 /* sclk/mclk in Mhz */
622 a
.full
= dfixed_const(100);
623 rdev
->pm
.sclk
.full
= dfixed_const(sclk
);
624 rdev
->pm
.sclk
.full
= dfixed_div(rdev
->pm
.sclk
, a
);
625 rdev
->pm
.mclk
.full
= dfixed_const(mclk
);
626 rdev
->pm
.mclk
.full
= dfixed_div(rdev
->pm
.mclk
, a
);
628 if (rdev
->flags
& RADEON_IS_IGP
) {
629 a
.full
= dfixed_const(16);
630 /* core_bandwidth = sclk(Mhz) * 16 */
631 rdev
->pm
.core_bandwidth
.full
= dfixed_div(rdev
->pm
.sclk
, a
);
636 * radeon_boot_test_post_card - check and possibly initialize the hw
638 * @rdev: radeon_device pointer
640 * Check if the asic is initialized and if not, attempt to initialize
642 * Returns true if initialized or false if not.
644 bool radeon_boot_test_post_card(struct radeon_device
*rdev
)
646 if (radeon_card_posted(rdev
))
650 DRM_INFO("GPU not posted. posting now...\n");
651 if (rdev
->is_atom_bios
)
652 atom_asic_init(rdev
->mode_info
.atom_context
);
654 radeon_combios_asic_init(rdev
->ddev
);
657 dev_err(rdev
->dev
, "Card not posted and no BIOS - ignoring\n");
663 * radeon_dummy_page_init - init dummy page used by the driver
665 * @rdev: radeon_device pointer
667 * Allocate the dummy page used by the driver (all asics).
668 * This dummy page is used by the driver as a filler for gart entries
669 * when pages are taken out of the GART
670 * Returns 0 on sucess, -ENOMEM on failure.
672 int radeon_dummy_page_init(struct radeon_device
*rdev
)
674 if (rdev
->dummy_page
.page
)
676 rdev
->dummy_page
.page
= alloc_page(GFP_DMA32
| GFP_KERNEL
| __GFP_ZERO
);
677 if (rdev
->dummy_page
.page
== NULL
)
679 rdev
->dummy_page
.addr
= pci_map_page(rdev
->pdev
, rdev
->dummy_page
.page
,
680 0, PAGE_SIZE
, PCI_DMA_BIDIRECTIONAL
);
681 if (pci_dma_mapping_error(rdev
->pdev
, rdev
->dummy_page
.addr
)) {
682 dev_err(&rdev
->pdev
->dev
, "Failed to DMA MAP the dummy page\n");
683 __free_page(rdev
->dummy_page
.page
);
684 rdev
->dummy_page
.page
= NULL
;
691 * radeon_dummy_page_fini - free dummy page used by the driver
693 * @rdev: radeon_device pointer
695 * Frees the dummy page used by the driver (all asics).
697 void radeon_dummy_page_fini(struct radeon_device
*rdev
)
699 if (rdev
->dummy_page
.page
== NULL
)
701 pci_unmap_page(rdev
->pdev
, rdev
->dummy_page
.addr
,
702 PAGE_SIZE
, PCI_DMA_BIDIRECTIONAL
);
703 __free_page(rdev
->dummy_page
.page
);
704 rdev
->dummy_page
.page
= NULL
;
708 /* ATOM accessor methods */
710 * ATOM is an interpreted byte code stored in tables in the vbios. The
711 * driver registers callbacks to access registers and the interpreter
712 * in the driver parses the tables and executes then to program specific
713 * actions (set display modes, asic init, etc.). See radeon_atombios.c,
714 * atombios.h, and atom.c
718 * cail_pll_read - read PLL register
720 * @info: atom card_info pointer
721 * @reg: PLL register offset
723 * Provides a PLL register accessor for the atom interpreter (r4xx+).
724 * Returns the value of the PLL register.
726 static uint32_t cail_pll_read(struct card_info
*info
, uint32_t reg
)
728 struct radeon_device
*rdev
= info
->dev
->dev_private
;
731 r
= rdev
->pll_rreg(rdev
, reg
);
736 * cail_pll_write - write PLL register
738 * @info: atom card_info pointer
739 * @reg: PLL register offset
740 * @val: value to write to the pll register
742 * Provides a PLL register accessor for the atom interpreter (r4xx+).
744 static void cail_pll_write(struct card_info
*info
, uint32_t reg
, uint32_t val
)
746 struct radeon_device
*rdev
= info
->dev
->dev_private
;
748 rdev
->pll_wreg(rdev
, reg
, val
);
752 * cail_mc_read - read MC (Memory Controller) register
754 * @info: atom card_info pointer
755 * @reg: MC register offset
757 * Provides an MC register accessor for the atom interpreter (r4xx+).
758 * Returns the value of the MC register.
760 static uint32_t cail_mc_read(struct card_info
*info
, uint32_t reg
)
762 struct radeon_device
*rdev
= info
->dev
->dev_private
;
765 r
= rdev
->mc_rreg(rdev
, reg
);
770 * cail_mc_write - write MC (Memory Controller) register
772 * @info: atom card_info pointer
773 * @reg: MC register offset
774 * @val: value to write to the pll register
776 * Provides a MC register accessor for the atom interpreter (r4xx+).
778 static void cail_mc_write(struct card_info
*info
, uint32_t reg
, uint32_t val
)
780 struct radeon_device
*rdev
= info
->dev
->dev_private
;
782 rdev
->mc_wreg(rdev
, reg
, val
);
786 * cail_reg_write - write MMIO register
788 * @info: atom card_info pointer
789 * @reg: MMIO register offset
790 * @val: value to write to the pll register
792 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
794 static void cail_reg_write(struct card_info
*info
, uint32_t reg
, uint32_t val
)
796 struct radeon_device
*rdev
= info
->dev
->dev_private
;
802 * cail_reg_read - read MMIO register
804 * @info: atom card_info pointer
805 * @reg: MMIO register offset
807 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
808 * Returns the value of the MMIO register.
810 static uint32_t cail_reg_read(struct card_info
*info
, uint32_t reg
)
812 struct radeon_device
*rdev
= info
->dev
->dev_private
;
820 * cail_ioreg_write - write IO register
822 * @info: atom card_info pointer
823 * @reg: IO register offset
824 * @val: value to write to the pll register
826 * Provides a IO register accessor for the atom interpreter (r4xx+).
828 static void cail_ioreg_write(struct card_info
*info
, uint32_t reg
, uint32_t val
)
830 struct radeon_device
*rdev
= info
->dev
->dev_private
;
832 WREG32_IO(reg
*4, val
);
836 * cail_ioreg_read - read IO register
838 * @info: atom card_info pointer
839 * @reg: IO register offset
841 * Provides an IO register accessor for the atom interpreter (r4xx+).
842 * Returns the value of the IO register.
844 static uint32_t cail_ioreg_read(struct card_info
*info
, uint32_t reg
)
846 struct radeon_device
*rdev
= info
->dev
->dev_private
;
849 r
= RREG32_IO(reg
*4);
854 * radeon_atombios_init - init the driver info and callbacks for atombios
856 * @rdev: radeon_device pointer
858 * Initializes the driver info and register access callbacks for the
859 * ATOM interpreter (r4xx+).
860 * Returns 0 on sucess, -ENOMEM on failure.
861 * Called at driver startup.
863 int radeon_atombios_init(struct radeon_device
*rdev
)
865 struct card_info
*atom_card_info
=
866 kzalloc(sizeof(struct card_info
), GFP_KERNEL
);
871 rdev
->mode_info
.atom_card_info
= atom_card_info
;
872 atom_card_info
->dev
= rdev
->ddev
;
873 atom_card_info
->reg_read
= cail_reg_read
;
874 atom_card_info
->reg_write
= cail_reg_write
;
875 /* needed for iio ops */
877 atom_card_info
->ioreg_read
= cail_ioreg_read
;
878 atom_card_info
->ioreg_write
= cail_ioreg_write
;
880 DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
881 atom_card_info
->ioreg_read
= cail_reg_read
;
882 atom_card_info
->ioreg_write
= cail_reg_write
;
884 atom_card_info
->mc_read
= cail_mc_read
;
885 atom_card_info
->mc_write
= cail_mc_write
;
886 atom_card_info
->pll_read
= cail_pll_read
;
887 atom_card_info
->pll_write
= cail_pll_write
;
889 rdev
->mode_info
.atom_context
= atom_parse(atom_card_info
, rdev
->bios
);
890 if (!rdev
->mode_info
.atom_context
) {
891 radeon_atombios_fini(rdev
);
895 mutex_init(&rdev
->mode_info
.atom_context
->mutex
);
896 radeon_atom_initialize_bios_scratch_regs(rdev
->ddev
);
897 atom_allocate_fb_scratch(rdev
->mode_info
.atom_context
);
902 * radeon_atombios_fini - free the driver info and callbacks for atombios
904 * @rdev: radeon_device pointer
906 * Frees the driver info and register access callbacks for the ATOM
907 * interpreter (r4xx+).
908 * Called at driver shutdown.
910 void radeon_atombios_fini(struct radeon_device
*rdev
)
912 if (rdev
->mode_info
.atom_context
) {
913 kfree(rdev
->mode_info
.atom_context
->scratch
);
915 kfree(rdev
->mode_info
.atom_context
);
916 rdev
->mode_info
.atom_context
= NULL
;
917 kfree(rdev
->mode_info
.atom_card_info
);
918 rdev
->mode_info
.atom_card_info
= NULL
;
923 * COMBIOS is the bios format prior to ATOM. It provides
924 * command tables similar to ATOM, but doesn't have a unified
925 * parser. See radeon_combios.c
929 * radeon_combios_init - init the driver info for combios
931 * @rdev: radeon_device pointer
933 * Initializes the driver info for combios (r1xx-r3xx).
934 * Returns 0 on sucess.
935 * Called at driver startup.
937 int radeon_combios_init(struct radeon_device
*rdev
)
939 radeon_combios_initialize_bios_scratch_regs(rdev
->ddev
);
944 * radeon_combios_fini - free the driver info for combios
946 * @rdev: radeon_device pointer
948 * Frees the driver info for combios (r1xx-r3xx).
949 * Called at driver shutdown.
951 void radeon_combios_fini(struct radeon_device
*rdev
)
955 /* if we get transitioned to only one device, take VGA back */
957 * radeon_vga_set_decode - enable/disable vga decode
959 * @cookie: radeon_device pointer
960 * @state: enable/disable vga decode
962 * Enable/disable vga decode (all asics).
963 * Returns VGA resource flags.
965 static unsigned int radeon_vga_set_decode(void *cookie
, bool state
)
967 struct radeon_device
*rdev
= cookie
;
968 radeon_vga_set_state(rdev
, state
);
970 return VGA_RSRC_LEGACY_IO
| VGA_RSRC_LEGACY_MEM
|
971 VGA_RSRC_NORMAL_IO
| VGA_RSRC_NORMAL_MEM
;
973 return VGA_RSRC_NORMAL_IO
| VGA_RSRC_NORMAL_MEM
;
977 * radeon_check_pot_argument - check that argument is a power of two
979 * @arg: value to check
981 * Validates that a certain argument is a power of two (all asics).
982 * Returns true if argument is valid.
984 static bool radeon_check_pot_argument(int arg
)
986 return (arg
& (arg
- 1)) == 0;
990 * radeon_check_arguments - validate module params
992 * @rdev: radeon_device pointer
994 * Validates certain module parameters and updates
995 * the associated values used by the driver (all asics).
997 static void radeon_check_arguments(struct radeon_device
*rdev
)
999 /* vramlimit must be a power of two */
1000 if (!radeon_check_pot_argument(radeon_vram_limit
)) {
1001 dev_warn(rdev
->dev
, "vram limit (%d) must be a power of 2\n",
1003 radeon_vram_limit
= 0;
1006 if (radeon_gart_size
== -1) {
1007 /* default to a larger gart size on newer asics */
1008 if (rdev
->family
>= CHIP_RV770
)
1009 radeon_gart_size
= 1024;
1011 radeon_gart_size
= 512;
1013 /* gtt size must be power of two and greater or equal to 32M */
1014 if (radeon_gart_size
< 32) {
1015 dev_warn(rdev
->dev
, "gart size (%d) too small\n",
1017 if (rdev
->family
>= CHIP_RV770
)
1018 radeon_gart_size
= 1024;
1020 radeon_gart_size
= 512;
1021 } else if (!radeon_check_pot_argument(radeon_gart_size
)) {
1022 dev_warn(rdev
->dev
, "gart size (%d) must be a power of 2\n",
1024 if (rdev
->family
>= CHIP_RV770
)
1025 radeon_gart_size
= 1024;
1027 radeon_gart_size
= 512;
1029 rdev
->mc
.gtt_size
= (uint64_t)radeon_gart_size
<< 20;
1031 /* AGP mode can only be -1, 1, 2, 4, 8 */
1032 switch (radeon_agpmode
) {
1041 dev_warn(rdev
->dev
, "invalid AGP mode %d (valid mode: "
1042 "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode
);
1049 * radeon_switcheroo_quirk_long_wakeup - return true if longer d3 delay is
1050 * needed for waking up.
1052 * @pdev: pci dev pointer
1054 static bool radeon_switcheroo_quirk_long_wakeup(struct pci_dev
*pdev
)
1057 /* 6600m in a macbook pro */
1058 if (pdev
->subsystem_vendor
== PCI_VENDOR_ID_APPLE
&&
1059 pdev
->subsystem_device
== 0x00e2) {
1060 printk(KERN_INFO
"radeon: quirking longer d3 wakeup delay\n");
1068 * radeon_switcheroo_set_state - set switcheroo state
1070 * @pdev: pci dev pointer
1071 * @state: vga switcheroo state
1073 * Callback for the switcheroo driver. Suspends or resumes the
1074 * the asics before or after it is powered up using ACPI methods.
1076 static void radeon_switcheroo_set_state(struct pci_dev
*pdev
, enum vga_switcheroo_state state
)
1078 struct drm_device
*dev
= pci_get_drvdata(pdev
);
1079 pm_message_t pmm
= { .event
= PM_EVENT_SUSPEND
};
1080 if (state
== VGA_SWITCHEROO_ON
) {
1081 unsigned d3_delay
= dev
->pdev
->d3_delay
;
1083 printk(KERN_INFO
"radeon: switched on\n");
1084 /* don't suspend or resume card normally */
1085 dev
->switch_power_state
= DRM_SWITCH_POWER_CHANGING
;
1087 if (d3_delay
< 20 && radeon_switcheroo_quirk_long_wakeup(pdev
))
1088 dev
->pdev
->d3_delay
= 20;
1090 radeon_resume_kms(dev
);
1092 dev
->pdev
->d3_delay
= d3_delay
;
1094 dev
->switch_power_state
= DRM_SWITCH_POWER_ON
;
1095 drm_kms_helper_poll_enable(dev
);
1097 printk(KERN_INFO
"radeon: switched off\n");
1098 drm_kms_helper_poll_disable(dev
);
1099 dev
->switch_power_state
= DRM_SWITCH_POWER_CHANGING
;
1100 radeon_suspend_kms(dev
, pmm
);
1101 dev
->switch_power_state
= DRM_SWITCH_POWER_OFF
;
1106 * radeon_switcheroo_can_switch - see if switcheroo state can change
1108 * @pdev: pci dev pointer
1110 * Callback for the switcheroo driver. Check of the switcheroo
1111 * state can be changed.
1112 * Returns true if the state can be changed, false if not.
1114 static bool radeon_switcheroo_can_switch(struct pci_dev
*pdev
)
1116 struct drm_device
*dev
= pci_get_drvdata(pdev
);
1119 spin_lock(&dev
->count_lock
);
1120 can_switch
= (dev
->open_count
== 0);
1121 spin_unlock(&dev
->count_lock
);
1125 static const struct vga_switcheroo_client_ops radeon_switcheroo_ops
= {
1126 .set_gpu_state
= radeon_switcheroo_set_state
,
1128 .can_switch
= radeon_switcheroo_can_switch
,
1132 * radeon_device_init - initialize the driver
1134 * @rdev: radeon_device pointer
1135 * @pdev: drm dev pointer
1136 * @pdev: pci dev pointer
1137 * @flags: driver flags
1139 * Initializes the driver info and hw (all asics).
1140 * Returns 0 for success or an error on failure.
1141 * Called at driver startup.
1143 int radeon_device_init(struct radeon_device
*rdev
,
1144 struct drm_device
*ddev
,
1145 struct pci_dev
*pdev
,
1151 rdev
->shutdown
= false;
1152 rdev
->dev
= &pdev
->dev
;
1155 rdev
->flags
= flags
;
1156 rdev
->family
= flags
& RADEON_FAMILY_MASK
;
1157 rdev
->is_atom_bios
= false;
1158 rdev
->usec_timeout
= RADEON_MAX_USEC_TIMEOUT
;
1159 rdev
->mc
.gtt_size
= 512 * 1024 * 1024;
1160 rdev
->accel_working
= false;
1161 /* set up ring ids */
1162 for (i
= 0; i
< RADEON_NUM_RINGS
; i
++) {
1163 rdev
->ring
[i
].idx
= i
;
1166 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
1167 radeon_family_name
[rdev
->family
], pdev
->vendor
, pdev
->device
,
1168 pdev
->subsystem_vendor
, pdev
->subsystem_device
);
1170 /* mutex initialization are all done here so we
1171 * can recall function without having locking issues */
1172 mutex_init(&rdev
->ring_lock
);
1173 mutex_init(&rdev
->dc_hw_i2c_mutex
);
1174 atomic_set(&rdev
->ih
.lock
, 0);
1175 mutex_init(&rdev
->gem
.mutex
);
1176 mutex_init(&rdev
->pm
.mutex
);
1177 mutex_init(&rdev
->gpu_clock_mutex
);
1178 mutex_init(&rdev
->srbm_mutex
);
1179 init_rwsem(&rdev
->pm
.mclk_lock
);
1180 init_rwsem(&rdev
->exclusive_lock
);
1181 init_waitqueue_head(&rdev
->irq
.vblank_queue
);
1182 r
= radeon_gem_init(rdev
);
1185 /* initialize vm here */
1186 mutex_init(&rdev
->vm_manager
.lock
);
1187 /* Adjust VM size here.
1188 * Currently set to 4GB ((1 << 20) 4k pages).
1189 * Max GPUVM size for cayman and SI is 40 bits.
1191 rdev
->vm_manager
.max_pfn
= 1 << 20;
1192 INIT_LIST_HEAD(&rdev
->vm_manager
.lru_vm
);
1194 /* Set asic functions */
1195 r
= radeon_asic_init(rdev
);
1198 radeon_check_arguments(rdev
);
1200 /* all of the newer IGP chips have an internal gart
1201 * However some rs4xx report as AGP, so remove that here.
1203 if ((rdev
->family
>= CHIP_RS400
) &&
1204 (rdev
->flags
& RADEON_IS_IGP
)) {
1205 rdev
->flags
&= ~RADEON_IS_AGP
;
1208 if (rdev
->flags
& RADEON_IS_AGP
&& radeon_agpmode
== -1) {
1209 radeon_agp_disable(rdev
);
1212 /* Set the internal MC address mask
1213 * This is the max address of the GPU's
1214 * internal address space.
1216 if (rdev
->family
>= CHIP_CAYMAN
)
1217 rdev
->mc
.mc_mask
= 0xffffffffffULL
; /* 40 bit MC */
1218 else if (rdev
->family
>= CHIP_CEDAR
)
1219 rdev
->mc
.mc_mask
= 0xfffffffffULL
; /* 36 bit MC */
1221 rdev
->mc
.mc_mask
= 0xffffffffULL
; /* 32 bit MC */
1223 /* set DMA mask + need_dma32 flags.
1224 * PCIE - can handle 40-bits.
1225 * IGP - can handle 40-bits
1226 * AGP - generally dma32 is safest
1227 * PCI - dma32 for legacy pci gart, 40 bits on newer asics
1229 rdev
->need_dma32
= false;
1230 if (rdev
->flags
& RADEON_IS_AGP
)
1231 rdev
->need_dma32
= true;
1232 if ((rdev
->flags
& RADEON_IS_PCI
) &&
1233 (rdev
->family
<= CHIP_RS740
))
1234 rdev
->need_dma32
= true;
1236 dma_bits
= rdev
->need_dma32
? 32 : 40;
1237 r
= pci_set_dma_mask(rdev
->pdev
, DMA_BIT_MASK(dma_bits
));
1239 rdev
->need_dma32
= true;
1241 printk(KERN_WARNING
"radeon: No suitable DMA available.\n");
1243 r
= pci_set_consistent_dma_mask(rdev
->pdev
, DMA_BIT_MASK(dma_bits
));
1245 pci_set_consistent_dma_mask(rdev
->pdev
, DMA_BIT_MASK(32));
1246 printk(KERN_WARNING
"radeon: No coherent DMA available.\n");
1249 /* Registers mapping */
1250 /* TODO: block userspace mapping of io register */
1251 spin_lock_init(&rdev
->mmio_idx_lock
);
1252 spin_lock_init(&rdev
->smc_idx_lock
);
1253 spin_lock_init(&rdev
->pll_idx_lock
);
1254 spin_lock_init(&rdev
->mc_idx_lock
);
1255 spin_lock_init(&rdev
->pcie_idx_lock
);
1256 spin_lock_init(&rdev
->pciep_idx_lock
);
1257 spin_lock_init(&rdev
->pif_idx_lock
);
1258 spin_lock_init(&rdev
->cg_idx_lock
);
1259 spin_lock_init(&rdev
->uvd_idx_lock
);
1260 spin_lock_init(&rdev
->rcu_idx_lock
);
1261 spin_lock_init(&rdev
->didt_idx_lock
);
1262 spin_lock_init(&rdev
->end_idx_lock
);
1263 if (rdev
->family
>= CHIP_BONAIRE
) {
1264 rdev
->rmmio_base
= pci_resource_start(rdev
->pdev
, 5);
1265 rdev
->rmmio_size
= pci_resource_len(rdev
->pdev
, 5);
1267 rdev
->rmmio_base
= pci_resource_start(rdev
->pdev
, 2);
1268 rdev
->rmmio_size
= pci_resource_len(rdev
->pdev
, 2);
1270 rdev
->rmmio
= ioremap(rdev
->rmmio_base
, rdev
->rmmio_size
);
1271 if (rdev
->rmmio
== NULL
) {
1274 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev
->rmmio_base
);
1275 DRM_INFO("register mmio size: %u\n", (unsigned)rdev
->rmmio_size
);
1277 /* doorbell bar mapping */
1278 if (rdev
->family
>= CHIP_BONAIRE
)
1279 radeon_doorbell_init(rdev
);
1281 /* io port mapping */
1282 for (i
= 0; i
< DEVICE_COUNT_RESOURCE
; i
++) {
1283 if (pci_resource_flags(rdev
->pdev
, i
) & IORESOURCE_IO
) {
1284 rdev
->rio_mem_size
= pci_resource_len(rdev
->pdev
, i
);
1285 rdev
->rio_mem
= pci_iomap(rdev
->pdev
, i
, rdev
->rio_mem_size
);
1289 if (rdev
->rio_mem
== NULL
)
1290 DRM_ERROR("Unable to find PCI I/O BAR\n");
1292 /* if we have > 1 VGA cards, then disable the radeon VGA resources */
1293 /* this will fail for cards that aren't VGA class devices, just
1295 vga_client_register(rdev
->pdev
, rdev
, NULL
, radeon_vga_set_decode
);
1296 vga_switcheroo_register_client(rdev
->pdev
, &radeon_switcheroo_ops
, false);
1298 r
= radeon_init(rdev
);
1302 r
= radeon_ib_ring_tests(rdev
);
1304 DRM_ERROR("ib ring test failed (%d).\n", r
);
1306 r
= radeon_gem_debugfs_init(rdev
);
1308 DRM_ERROR("registering gem debugfs failed (%d).\n", r
);
1311 if (rdev
->flags
& RADEON_IS_AGP
&& !rdev
->accel_working
) {
1312 /* Acceleration not working on AGP card try again
1313 * with fallback to PCI or PCIE GART
1315 radeon_asic_reset(rdev
);
1317 radeon_agp_disable(rdev
);
1318 r
= radeon_init(rdev
);
1322 if ((radeon_testing
& 1)) {
1323 if (rdev
->accel_working
)
1324 radeon_test_moves(rdev
);
1326 DRM_INFO("radeon: acceleration disabled, skipping move tests\n");
1328 if ((radeon_testing
& 2)) {
1329 if (rdev
->accel_working
)
1330 radeon_test_syncing(rdev
);
1332 DRM_INFO("radeon: acceleration disabled, skipping sync tests\n");
1334 if (radeon_benchmarking
) {
1335 if (rdev
->accel_working
)
1336 radeon_benchmark(rdev
, radeon_benchmarking
);
1338 DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n");
1343 static void radeon_debugfs_remove_files(struct radeon_device
*rdev
);
1346 * radeon_device_fini - tear down the driver
1348 * @rdev: radeon_device pointer
1350 * Tear down the driver info (all asics).
1351 * Called at driver shutdown.
1353 void radeon_device_fini(struct radeon_device
*rdev
)
1355 DRM_INFO("radeon: finishing device.\n");
1356 rdev
->shutdown
= true;
1357 /* evict vram memory */
1358 radeon_bo_evict_vram(rdev
);
1360 vga_switcheroo_unregister_client(rdev
->pdev
);
1361 vga_client_register(rdev
->pdev
, NULL
, NULL
, NULL
);
1363 pci_iounmap(rdev
->pdev
, rdev
->rio_mem
);
1364 rdev
->rio_mem
= NULL
;
1365 iounmap(rdev
->rmmio
);
1367 if (rdev
->family
>= CHIP_BONAIRE
)
1368 radeon_doorbell_fini(rdev
);
1369 radeon_debugfs_remove_files(rdev
);
1377 * radeon_suspend_kms - initiate device suspend
1379 * @pdev: drm dev pointer
1380 * @state: suspend state
1382 * Puts the hw in the suspend state (all asics).
1383 * Returns 0 for success or an error on failure.
1384 * Called at driver suspend.
1386 int radeon_suspend_kms(struct drm_device
*dev
, pm_message_t state
)
1388 struct radeon_device
*rdev
;
1389 struct drm_crtc
*crtc
;
1390 struct drm_connector
*connector
;
1392 bool force_completion
= false;
1394 if (dev
== NULL
|| dev
->dev_private
== NULL
) {
1397 if (state
.event
== PM_EVENT_PRETHAW
) {
1400 rdev
= dev
->dev_private
;
1402 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
1405 drm_kms_helper_poll_disable(dev
);
1407 /* turn off display hw */
1408 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
, head
) {
1409 drm_helper_connector_dpms(connector
, DRM_MODE_DPMS_OFF
);
1412 /* unpin the front buffers */
1413 list_for_each_entry(crtc
, &dev
->mode_config
.crtc_list
, head
) {
1414 struct radeon_framebuffer
*rfb
= to_radeon_framebuffer(crtc
->fb
);
1415 struct radeon_bo
*robj
;
1417 if (rfb
== NULL
|| rfb
->obj
== NULL
) {
1420 robj
= gem_to_radeon_bo(rfb
->obj
);
1421 /* don't unpin kernel fb objects */
1422 if (!radeon_fbdev_robj_is_fb(rdev
, robj
)) {
1423 r
= radeon_bo_reserve(robj
, false);
1425 radeon_bo_unpin(robj
);
1426 radeon_bo_unreserve(robj
);
1430 /* evict vram memory */
1431 radeon_bo_evict_vram(rdev
);
1433 mutex_lock(&rdev
->ring_lock
);
1434 /* wait for gpu to finish processing current batch */
1435 for (i
= 0; i
< RADEON_NUM_RINGS
; i
++) {
1436 r
= radeon_fence_wait_empty_locked(rdev
, i
);
1438 /* delay GPU reset to resume */
1439 force_completion
= true;
1442 if (force_completion
) {
1443 radeon_fence_driver_force_completion(rdev
);
1445 mutex_unlock(&rdev
->ring_lock
);
1447 radeon_save_bios_scratch_regs(rdev
);
1449 radeon_pm_suspend(rdev
);
1450 radeon_suspend(rdev
);
1451 radeon_hpd_fini(rdev
);
1452 /* evict remaining vram memory */
1453 radeon_bo_evict_vram(rdev
);
1455 radeon_agp_suspend(rdev
);
1457 pci_save_state(dev
->pdev
);
1458 if (state
.event
== PM_EVENT_SUSPEND
) {
1459 /* Shut down the device */
1460 pci_disable_device(dev
->pdev
);
1461 pci_set_power_state(dev
->pdev
, PCI_D3hot
);
1464 radeon_fbdev_set_suspend(rdev
, 1);
1470 * radeon_resume_kms - initiate device resume
1472 * @pdev: drm dev pointer
1474 * Bring the hw back to operating state (all asics).
1475 * Returns 0 for success or an error on failure.
1476 * Called at driver resume.
1478 int radeon_resume_kms(struct drm_device
*dev
)
1480 struct drm_connector
*connector
;
1481 struct radeon_device
*rdev
= dev
->dev_private
;
1484 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
1488 pci_set_power_state(dev
->pdev
, PCI_D0
);
1489 pci_restore_state(dev
->pdev
);
1490 if (pci_enable_device(dev
->pdev
)) {
1494 /* resume AGP if in use */
1495 radeon_agp_resume(rdev
);
1496 radeon_resume(rdev
);
1498 r
= radeon_ib_ring_tests(rdev
);
1500 DRM_ERROR("ib ring test failed (%d).\n", r
);
1502 radeon_pm_resume(rdev
);
1503 radeon_restore_bios_scratch_regs(rdev
);
1505 radeon_fbdev_set_suspend(rdev
, 0);
1508 /* init dig PHYs, disp eng pll */
1509 if (rdev
->is_atom_bios
) {
1510 radeon_atom_encoder_init(rdev
);
1511 radeon_atom_disp_eng_pll_init(rdev
);
1512 /* turn on the BL */
1513 if (rdev
->mode_info
.bl_encoder
) {
1514 u8 bl_level
= radeon_get_backlight_level(rdev
,
1515 rdev
->mode_info
.bl_encoder
);
1516 radeon_set_backlight_level(rdev
, rdev
->mode_info
.bl_encoder
,
1520 /* reset hpd state */
1521 radeon_hpd_init(rdev
);
1522 /* blat the mode back in */
1523 drm_helper_resume_force_mode(dev
);
1524 /* turn on display hw */
1525 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
, head
) {
1526 drm_helper_connector_dpms(connector
, DRM_MODE_DPMS_ON
);
1529 drm_kms_helper_poll_enable(dev
);
1534 * radeon_gpu_reset - reset the asic
1536 * @rdev: radeon device pointer
1538 * Attempt the reset the GPU if it has hung (all asics).
1539 * Returns 0 for success or an error on failure.
1541 int radeon_gpu_reset(struct radeon_device
*rdev
)
1543 unsigned ring_sizes
[RADEON_NUM_RINGS
];
1544 uint32_t *ring_data
[RADEON_NUM_RINGS
];
1551 down_write(&rdev
->exclusive_lock
);
1552 radeon_save_bios_scratch_regs(rdev
);
1554 resched
= ttm_bo_lock_delayed_workqueue(&rdev
->mman
.bdev
);
1555 radeon_pm_suspend(rdev
);
1556 radeon_suspend(rdev
);
1558 for (i
= 0; i
< RADEON_NUM_RINGS
; ++i
) {
1559 ring_sizes
[i
] = radeon_ring_backup(rdev
, &rdev
->ring
[i
],
1561 if (ring_sizes
[i
]) {
1563 dev_info(rdev
->dev
, "Saved %d dwords of commands "
1564 "on ring %d.\n", ring_sizes
[i
], i
);
1569 r
= radeon_asic_reset(rdev
);
1571 dev_info(rdev
->dev
, "GPU reset succeeded, trying to resume\n");
1572 radeon_resume(rdev
);
1575 radeon_restore_bios_scratch_regs(rdev
);
1578 for (i
= 0; i
< RADEON_NUM_RINGS
; ++i
) {
1579 radeon_ring_restore(rdev
, &rdev
->ring
[i
],
1580 ring_sizes
[i
], ring_data
[i
]);
1582 ring_data
[i
] = NULL
;
1585 r
= radeon_ib_ring_tests(rdev
);
1587 dev_err(rdev
->dev
, "ib ring test failed (%d).\n", r
);
1590 radeon_suspend(rdev
);
1595 radeon_fence_driver_force_completion(rdev
);
1596 for (i
= 0; i
< RADEON_NUM_RINGS
; ++i
) {
1597 kfree(ring_data
[i
]);
1601 radeon_pm_resume(rdev
);
1602 drm_helper_resume_force_mode(rdev
->ddev
);
1604 ttm_bo_unlock_delayed_workqueue(&rdev
->mman
.bdev
, resched
);
1606 /* bad news, how to tell it to userspace ? */
1607 dev_info(rdev
->dev
, "GPU reset failed\n");
1610 up_write(&rdev
->exclusive_lock
);
1618 int radeon_debugfs_add_files(struct radeon_device
*rdev
,
1619 struct drm_info_list
*files
,
1624 for (i
= 0; i
< rdev
->debugfs_count
; i
++) {
1625 if (rdev
->debugfs
[i
].files
== files
) {
1626 /* Already registered */
1631 i
= rdev
->debugfs_count
+ 1;
1632 if (i
> RADEON_DEBUGFS_MAX_COMPONENTS
) {
1633 DRM_ERROR("Reached maximum number of debugfs components.\n");
1634 DRM_ERROR("Report so we increase "
1635 "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
1638 rdev
->debugfs
[rdev
->debugfs_count
].files
= files
;
1639 rdev
->debugfs
[rdev
->debugfs_count
].num_files
= nfiles
;
1640 rdev
->debugfs_count
= i
;
1641 #if defined(CONFIG_DEBUG_FS)
1642 drm_debugfs_create_files(files
, nfiles
,
1643 rdev
->ddev
->control
->debugfs_root
,
1644 rdev
->ddev
->control
);
1645 drm_debugfs_create_files(files
, nfiles
,
1646 rdev
->ddev
->primary
->debugfs_root
,
1647 rdev
->ddev
->primary
);
1652 static void radeon_debugfs_remove_files(struct radeon_device
*rdev
)
1654 #if defined(CONFIG_DEBUG_FS)
1657 for (i
= 0; i
< rdev
->debugfs_count
; i
++) {
1658 drm_debugfs_remove_files(rdev
->debugfs
[i
].files
,
1659 rdev
->debugfs
[i
].num_files
,
1660 rdev
->ddev
->control
);
1661 drm_debugfs_remove_files(rdev
->debugfs
[i
].files
,
1662 rdev
->debugfs
[i
].num_files
,
1663 rdev
->ddev
->primary
);
1668 #if defined(CONFIG_DEBUG_FS)
1669 int radeon_debugfs_init(struct drm_minor
*minor
)
1674 void radeon_debugfs_cleanup(struct drm_minor
*minor
)