2 * Copyright 2012 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
30 #define SUMO_SMU_SERVICE_ROUTINE_PG_INIT 1
31 #define SUMO_SMU_SERVICE_ROUTINE_ALTVDDNB_NOTIFY 27
32 #define SUMO_SMU_SERVICE_ROUTINE_GFX_SRV_ID_20 20
34 struct sumo_ps
*sumo_get_ps(struct radeon_ps
*rps
);
35 struct sumo_power_info
*sumo_get_pi(struct radeon_device
*rdev
);
37 static void sumo_send_msg_to_smu(struct radeon_device
*rdev
, u32 id
)
42 for (i
= 0; i
< rdev
->usec_timeout
; i
++) {
43 if (RREG32(GFX_INT_STATUS
) & INT_DONE
)
48 gfx_int_req
= SERV_INDEX(id
) | INT_REQ
;
49 WREG32(GFX_INT_REQ
, gfx_int_req
);
51 for (i
= 0; i
< rdev
->usec_timeout
; i
++) {
52 if (RREG32(GFX_INT_REQ
) & INT_REQ
)
57 for (i
= 0; i
< rdev
->usec_timeout
; i
++) {
58 if (RREG32(GFX_INT_STATUS
) & INT_ACK
)
63 for (i
= 0; i
< rdev
->usec_timeout
; i
++) {
64 if (RREG32(GFX_INT_STATUS
) & INT_DONE
)
69 gfx_int_req
&= ~INT_REQ
;
70 WREG32(GFX_INT_REQ
, gfx_int_req
);
73 void sumo_initialize_m3_arb(struct radeon_device
*rdev
)
75 struct sumo_power_info
*pi
= sumo_get_pi(rdev
);
78 if (!pi
->enable_dynamic_m3_arbiter
)
81 for (i
= 0; i
< NUMBER_OF_M3ARB_PARAM_SETS
; i
++)
82 WREG32_RCU(MCU_M3ARB_PARAMS
+ (i
* 4),
83 pi
->sys_info
.csr_m3_arb_cntl_default
[i
]);
85 for (; i
< NUMBER_OF_M3ARB_PARAM_SETS
* 2; i
++)
86 WREG32_RCU(MCU_M3ARB_PARAMS
+ (i
* 4),
87 pi
->sys_info
.csr_m3_arb_cntl_uvd
[i
% NUMBER_OF_M3ARB_PARAM_SETS
]);
89 for (; i
< NUMBER_OF_M3ARB_PARAM_SETS
* 3; i
++)
90 WREG32_RCU(MCU_M3ARB_PARAMS
+ (i
* 4),
91 pi
->sys_info
.csr_m3_arb_cntl_fs3d
[i
% NUMBER_OF_M3ARB_PARAM_SETS
]);
94 static bool sumo_is_alt_vddnb_supported(struct radeon_device
*rdev
)
96 struct sumo_power_info
*pi
= sumo_get_pi(rdev
);
97 bool return_code
= false;
99 if (!pi
->enable_alt_vddnb
)
102 if ((rdev
->family
== CHIP_SUMO
) || (rdev
->family
== CHIP_SUMO2
)) {
103 if (pi
->fw_version
>= 0x00010C00)
110 void sumo_smu_notify_alt_vddnb_change(struct radeon_device
*rdev
,
111 bool powersaving
, bool force_nbps1
)
115 if (!sumo_is_alt_vddnb_supported(rdev
))
124 WREG32_RCU(RCU_ALTVDDNB_NOTIFY
, param
);
126 sumo_send_msg_to_smu(rdev
, SUMO_SMU_SERVICE_ROUTINE_ALTVDDNB_NOTIFY
);
129 void sumo_smu_pg_init(struct radeon_device
*rdev
)
131 sumo_send_msg_to_smu(rdev
, SUMO_SMU_SERVICE_ROUTINE_PG_INIT
);
134 static u32
sumo_power_of_4(u32 unit
)
139 for (i
= 0; i
< unit
; i
++)
145 void sumo_enable_boost_timer(struct radeon_device
*rdev
)
147 struct sumo_power_info
*pi
= sumo_get_pi(rdev
);
148 u32 period
, unit
, timer_value
;
149 u32 xclk
= radeon_get_xclk(rdev
);
151 unit
= (RREG32_RCU(RCU_LCLK_SCALING_CNTL
) & LCLK_SCALING_TIMER_PRESCALER_MASK
)
152 >> LCLK_SCALING_TIMER_PRESCALER_SHIFT
;
154 period
= 100 * (xclk
/ 100 / sumo_power_of_4(unit
));
156 timer_value
= (period
<< 16) | (unit
<< 4);
158 WREG32_RCU(RCU_GNB_PWR_REP_TIMER_CNTL
, timer_value
);
159 WREG32_RCU(RCU_BOOST_MARGIN
, pi
->sys_info
.sclk_dpm_boost_margin
);
160 WREG32_RCU(RCU_THROTTLE_MARGIN
, pi
->sys_info
.sclk_dpm_throttle_margin
);
161 WREG32_RCU(GNB_TDP_LIMIT
, pi
->sys_info
.gnb_tdp_limit
);
162 WREG32_RCU(RCU_SclkDpmTdpLimitPG
, pi
->sys_info
.sclk_dpm_tdp_limit_pg
);
164 sumo_send_msg_to_smu(rdev
, SUMO_SMU_SERVICE_ROUTINE_GFX_SRV_ID_20
);
167 void sumo_set_tdp_limit(struct radeon_device
*rdev
, u32 index
, u32 tdp_limit
)
172 u32 sclk_dpm_tdp_limit
;
176 regoffset
= RCU_SclkDpmTdpLimit01
;
180 regoffset
= RCU_SclkDpmTdpLimit01
;
184 regoffset
= RCU_SclkDpmTdpLimit23
;
188 regoffset
= RCU_SclkDpmTdpLimit23
;
192 regoffset
= RCU_SclkDpmTdpLimit47
;
196 regoffset
= RCU_SclkDpmTdpLimit47
;
203 sclk_dpm_tdp_limit
= RREG32_RCU(regoffset
);
204 sclk_dpm_tdp_limit
&= ~(mask
<< shift
);
205 sclk_dpm_tdp_limit
|= (tdp_limit
<< shift
);
206 WREG32_RCU(regoffset
, sclk_dpm_tdp_limit
);
209 void sumo_boost_state_enable(struct radeon_device
*rdev
, bool enable
)
211 u32 boost_disable
= RREG32_RCU(RCU_GPU_BOOST_DISABLE
);
213 boost_disable
&= 0xFFFFFFFE;
214 boost_disable
|= (enable
? 0 : 1);
215 WREG32_RCU(RCU_GPU_BOOST_DISABLE
, boost_disable
);
218 u32
sumo_get_running_fw_version(struct radeon_device
*rdev
)
220 return RREG32_RCU(RCU_FW_VERSION
);