2 * This file is part of the Chelsio T4 Ethernet driver for Linux.
4 * Copyright (c) 2003-2010 Chelsio Communications, Inc. All rights reserved.
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
40 #include <linux/bitops.h>
41 #include <linux/cache.h>
42 #include <linux/interrupt.h>
43 #include <linux/list.h>
44 #include <linux/netdevice.h>
45 #include <linux/pci.h>
46 #include <linux/spinlock.h>
47 #include <linux/timer.h>
48 #include <linux/vmalloc.h>
50 #include "cxgb4_uld.h"
53 #define FW_VERSION_MAJOR 1
54 #define FW_VERSION_MINOR 4
55 #define FW_VERSION_MICRO 0
57 #define FW_VERSION_MAJOR_T5 0
58 #define FW_VERSION_MINOR_T5 0
59 #define FW_VERSION_MICRO_T5 0
61 #define CH_WARN(adap, fmt, ...) dev_warn(adap->pdev_dev, fmt, ## __VA_ARGS__)
64 MAX_NPORTS
= 4, /* max # of ports */
65 SERNUM_LEN
= 24, /* Serial # length */
66 EC_LEN
= 16, /* E/C length */
67 ID_LEN
= 16, /* ID length */
79 MEMWIN0_APERTURE
= 2048,
80 MEMWIN0_BASE
= 0x1b800,
81 MEMWIN1_APERTURE
= 32768,
82 MEMWIN1_BASE
= 0x28000,
83 MEMWIN1_BASE_T5
= 0x52000,
84 MEMWIN2_APERTURE
= 65536,
85 MEMWIN2_BASE
= 0x30000,
86 MEMWIN2_BASE_T5
= 0x54000,
104 PAUSE_AUTONEG
= 1 << 2
108 u64 tx_octets
; /* total # of octets in good frames */
109 u64 tx_frames
; /* all good frames */
110 u64 tx_bcast_frames
; /* all broadcast frames */
111 u64 tx_mcast_frames
; /* all multicast frames */
112 u64 tx_ucast_frames
; /* all unicast frames */
113 u64 tx_error_frames
; /* all error frames */
115 u64 tx_frames_64
; /* # of Tx frames in a particular range */
116 u64 tx_frames_65_127
;
117 u64 tx_frames_128_255
;
118 u64 tx_frames_256_511
;
119 u64 tx_frames_512_1023
;
120 u64 tx_frames_1024_1518
;
121 u64 tx_frames_1519_max
;
123 u64 tx_drop
; /* # of dropped Tx frames */
124 u64 tx_pause
; /* # of transmitted pause frames */
125 u64 tx_ppp0
; /* # of transmitted PPP prio 0 frames */
126 u64 tx_ppp1
; /* # of transmitted PPP prio 1 frames */
127 u64 tx_ppp2
; /* # of transmitted PPP prio 2 frames */
128 u64 tx_ppp3
; /* # of transmitted PPP prio 3 frames */
129 u64 tx_ppp4
; /* # of transmitted PPP prio 4 frames */
130 u64 tx_ppp5
; /* # of transmitted PPP prio 5 frames */
131 u64 tx_ppp6
; /* # of transmitted PPP prio 6 frames */
132 u64 tx_ppp7
; /* # of transmitted PPP prio 7 frames */
134 u64 rx_octets
; /* total # of octets in good frames */
135 u64 rx_frames
; /* all good frames */
136 u64 rx_bcast_frames
; /* all broadcast frames */
137 u64 rx_mcast_frames
; /* all multicast frames */
138 u64 rx_ucast_frames
; /* all unicast frames */
139 u64 rx_too_long
; /* # of frames exceeding MTU */
140 u64 rx_jabber
; /* # of jabber frames */
141 u64 rx_fcs_err
; /* # of received frames with bad FCS */
142 u64 rx_len_err
; /* # of received frames with length error */
143 u64 rx_symbol_err
; /* symbol errors */
144 u64 rx_runt
; /* # of short frames */
146 u64 rx_frames_64
; /* # of Rx frames in a particular range */
147 u64 rx_frames_65_127
;
148 u64 rx_frames_128_255
;
149 u64 rx_frames_256_511
;
150 u64 rx_frames_512_1023
;
151 u64 rx_frames_1024_1518
;
152 u64 rx_frames_1519_max
;
154 u64 rx_pause
; /* # of received pause frames */
155 u64 rx_ppp0
; /* # of received PPP prio 0 frames */
156 u64 rx_ppp1
; /* # of received PPP prio 1 frames */
157 u64 rx_ppp2
; /* # of received PPP prio 2 frames */
158 u64 rx_ppp3
; /* # of received PPP prio 3 frames */
159 u64 rx_ppp4
; /* # of received PPP prio 4 frames */
160 u64 rx_ppp5
; /* # of received PPP prio 5 frames */
161 u64 rx_ppp6
; /* # of received PPP prio 6 frames */
162 u64 rx_ppp7
; /* # of received PPP prio 7 frames */
164 u64 rx_ovflow0
; /* drops due to buffer-group 0 overflows */
165 u64 rx_ovflow1
; /* drops due to buffer-group 1 overflows */
166 u64 rx_ovflow2
; /* drops due to buffer-group 2 overflows */
167 u64 rx_ovflow3
; /* drops due to buffer-group 3 overflows */
168 u64 rx_trunc0
; /* buffer-group 0 truncated packets */
169 u64 rx_trunc1
; /* buffer-group 1 truncated packets */
170 u64 rx_trunc2
; /* buffer-group 2 truncated packets */
171 u64 rx_trunc3
; /* buffer-group 3 truncated packets */
174 struct lb_port_stats
{
187 u64 frames_1024_1518
;
202 struct tp_tcp_stats
{
209 struct tp_err_stats
{
214 u32 ofldChanDrops
[4];
216 u32 ofldVlanDrops
[4];
223 unsigned int ntxchan
; /* # of Tx channels */
224 unsigned int tre
; /* log2 of core clocks per TP tick */
225 unsigned short tx_modq_map
; /* TX modulation scheduler queue to */
228 uint32_t dack_re
; /* DACK timer resolution */
229 unsigned short tx_modq
[NCHAN
]; /* channel to modulation queue map */
235 u8 sn
[SERNUM_LEN
+ 1];
244 struct adapter_params
{
246 struct vpd_params vpd
;
247 struct pci_params pci
;
249 unsigned int sf_size
; /* serial flash size in bytes */
250 unsigned int sf_nsec
; /* # of flash sectors */
251 unsigned int sf_fw_start
; /* start of FW image in flash */
253 unsigned int fw_vers
;
254 unsigned int tp_vers
;
257 unsigned short mtus
[NMTUS
];
258 unsigned short a_wnd
[NCCTRL_WIN
];
259 unsigned short b_wnd
[NCCTRL_WIN
];
261 unsigned char nports
; /* # of ethernet ports */
262 unsigned char portvec
;
263 unsigned char rev
; /* chip revision */
264 unsigned char offload
;
266 unsigned char bypass
;
268 unsigned int ofldq_wr_cred
;
271 struct trace_params
{
272 u32 data
[TRACE_LEN
/ 4];
273 u32 mask
[TRACE_LEN
/ 4];
274 unsigned short snap_len
;
275 unsigned short min_len
;
276 unsigned char skip_ofst
;
277 unsigned char skip_len
;
278 unsigned char invert
;
283 unsigned short supported
; /* link capabilities */
284 unsigned short advertising
; /* advertised capabilities */
285 unsigned short requested_speed
; /* speed user has requested */
286 unsigned short speed
; /* actual link speed */
287 unsigned char requested_fc
; /* flow control user has requested */
288 unsigned char fc
; /* actual link flow control */
289 unsigned char autoneg
; /* autonegotiating? */
290 unsigned char link_ok
; /* link up? */
293 #define FW_LEN16(fw_struct) FW_CMD_LEN16(sizeof(fw_struct) / 16)
296 MAX_ETH_QSETS
= 32, /* # of Ethernet Tx/Rx queue sets */
297 MAX_OFLD_QSETS
= 16, /* # of offload Tx/Rx queue sets */
298 MAX_CTRL_QUEUES
= NCHAN
, /* # of control Tx queues */
299 MAX_RDMA_QUEUES
= NCHAN
, /* # of streaming RDMA Rx queues */
303 MAX_EGRQ
= 128, /* max # of egress queues, including FLs */
304 MAX_INGQ
= 64 /* max # of interrupt-capable ingress queues */
311 struct adapter
*adapter
;
313 s16 xact_addr_filt
; /* index of exact MAC address filter */
314 u16 rss_size
; /* size of VI's RSS table slice */
320 u8 lport
; /* associated offload logical port */
321 u8 nqsets
; /* # of qsets */
322 u8 first_qset
; /* index of first qset */
324 struct link_config link_cfg
;
331 enum { /* adapter flags */
332 FULL_INIT_DONE
= (1 << 0),
333 USING_MSI
= (1 << 1),
334 USING_MSIX
= (1 << 2),
336 RSS_TNLALLLOOKUP
= (1 << 5),
337 USING_SOFT_PARAMS
= (1 << 6),
338 MASTER_PF
= (1 << 7),
339 FW_OFLD_CONN
= (1 << 9),
344 struct sge_fl
{ /* SGE free-buffer queue state */
345 unsigned int avail
; /* # of available Rx buffers */
346 unsigned int pend_cred
; /* new buffers since last FL DB ring */
347 unsigned int cidx
; /* consumer index */
348 unsigned int pidx
; /* producer index */
349 unsigned long alloc_failed
; /* # of times buffer allocation failed */
350 unsigned long large_alloc_failed
;
351 unsigned long starving
;
353 unsigned int cntxt_id
; /* SGE context id for the free list */
354 unsigned int size
; /* capacity of free list */
355 struct rx_sw_desc
*sdesc
; /* address of SW Rx descriptor ring */
356 __be64
*desc
; /* address of HW Rx descriptor ring */
357 dma_addr_t addr
; /* bus address of HW ring start */
360 /* A packet gather list */
362 struct page_frag frags
[MAX_SKB_FRAGS
];
363 void *va
; /* virtual address of first byte */
364 unsigned int nfrags
; /* # of fragments */
365 unsigned int tot_len
; /* total length of fragments */
368 typedef int (*rspq_handler_t
)(struct sge_rspq
*q
, const __be64
*rsp
,
369 const struct pkt_gl
*gl
);
371 struct sge_rspq
{ /* state for an SGE response queue */
372 struct napi_struct napi
;
373 const __be64
*cur_desc
; /* current descriptor in queue */
374 unsigned int cidx
; /* consumer index */
375 u8 gen
; /* current generation bit */
376 u8 intr_params
; /* interrupt holdoff parameters */
377 u8 next_intr_params
; /* holdoff params for next interrupt */
378 u8 pktcnt_idx
; /* interrupt packet threshold */
379 u8 uld
; /* ULD handling this queue */
380 u8 idx
; /* queue index within its group */
381 int offset
; /* offset into current Rx buffer */
382 u16 cntxt_id
; /* SGE context id for the response q */
383 u16 abs_id
; /* absolute SGE id for the response q */
384 __be64
*desc
; /* address of HW response ring */
385 dma_addr_t phys_addr
; /* physical address of the ring */
386 unsigned int iqe_len
; /* entry size */
387 unsigned int size
; /* capacity of response queue */
388 struct adapter
*adap
;
389 struct net_device
*netdev
; /* associated net device */
390 rspq_handler_t handler
;
393 struct sge_eth_stats
{ /* Ethernet queue statistics */
394 unsigned long pkts
; /* # of ethernet packets */
395 unsigned long lro_pkts
; /* # of LRO super packets */
396 unsigned long lro_merged
; /* # of wire packets merged by LRO */
397 unsigned long rx_cso
; /* # of Rx checksum offloads */
398 unsigned long vlan_ex
; /* # of Rx VLAN extractions */
399 unsigned long rx_drops
; /* # of packets dropped due to no mem */
402 struct sge_eth_rxq
{ /* SW Ethernet Rx queue */
403 struct sge_rspq rspq
;
405 struct sge_eth_stats stats
;
406 } ____cacheline_aligned_in_smp
;
408 struct sge_ofld_stats
{ /* offload queue statistics */
409 unsigned long pkts
; /* # of packets */
410 unsigned long imm
; /* # of immediate-data packets */
411 unsigned long an
; /* # of asynchronous notifications */
412 unsigned long nomem
; /* # of responses deferred due to no mem */
415 struct sge_ofld_rxq
{ /* SW offload Rx queue */
416 struct sge_rspq rspq
;
418 struct sge_ofld_stats stats
;
419 } ____cacheline_aligned_in_smp
;
428 unsigned int in_use
; /* # of in-use Tx descriptors */
429 unsigned int size
; /* # of descriptors */
430 unsigned int cidx
; /* SW consumer index */
431 unsigned int pidx
; /* producer index */
432 unsigned long stops
; /* # of times q has been stopped */
433 unsigned long restarts
; /* # of queue restarts */
434 unsigned int cntxt_id
; /* SGE context id for the Tx q */
435 struct tx_desc
*desc
; /* address of HW Tx descriptor ring */
436 struct tx_sw_desc
*sdesc
; /* address of SW Tx descriptor ring */
437 struct sge_qstat
*stat
; /* queue status entry */
438 dma_addr_t phys_addr
; /* physical address of the ring */
441 unsigned short db_pidx
;
445 struct sge_eth_txq
{ /* state for an SGE Ethernet Tx queue */
447 struct netdev_queue
*txq
; /* associated netdev TX queue */
448 unsigned long tso
; /* # of TSO requests */
449 unsigned long tx_cso
; /* # of Tx checksum offloads */
450 unsigned long vlan_ins
; /* # of Tx VLAN insertions */
451 unsigned long mapping_err
; /* # of I/O MMU packet mapping errors */
452 } ____cacheline_aligned_in_smp
;
454 struct sge_ofld_txq
{ /* state for an SGE offload Tx queue */
456 struct adapter
*adap
;
457 struct sk_buff_head sendq
; /* list of backpressured packets */
458 struct tasklet_struct qresume_tsk
; /* restarts the queue */
459 u8 full
; /* the Tx ring is full */
460 unsigned long mapping_err
; /* # of I/O MMU packet mapping errors */
461 } ____cacheline_aligned_in_smp
;
463 struct sge_ctrl_txq
{ /* state for an SGE control Tx queue */
465 struct adapter
*adap
;
466 struct sk_buff_head sendq
; /* list of backpressured packets */
467 struct tasklet_struct qresume_tsk
; /* restarts the queue */
468 u8 full
; /* the Tx ring is full */
469 } ____cacheline_aligned_in_smp
;
472 struct sge_eth_txq ethtxq
[MAX_ETH_QSETS
];
473 struct sge_ofld_txq ofldtxq
[MAX_OFLD_QSETS
];
474 struct sge_ctrl_txq ctrlq
[MAX_CTRL_QUEUES
];
476 struct sge_eth_rxq ethrxq
[MAX_ETH_QSETS
];
477 struct sge_ofld_rxq ofldrxq
[MAX_OFLD_QSETS
];
478 struct sge_ofld_rxq rdmarxq
[MAX_RDMA_QUEUES
];
479 struct sge_rspq fw_evtq ____cacheline_aligned_in_smp
;
481 struct sge_rspq intrq ____cacheline_aligned_in_smp
;
482 spinlock_t intrq_lock
;
484 u16 max_ethqsets
; /* # of available Ethernet queue sets */
485 u16 ethqsets
; /* # of active Ethernet queue sets */
486 u16 ethtxq_rover
; /* Tx queue to clean up next */
487 u16 ofldqsets
; /* # of active offload queue sets */
488 u16 rdmaqs
; /* # of available RDMA Rx queues */
489 u16 ofld_rxq
[MAX_OFLD_QSETS
];
491 u16 timer_val
[SGE_NTIMERS
];
492 u8 counter_val
[SGE_NCOUNTERS
];
493 u32 fl_pg_order
; /* large page allocation size */
494 u32 stat_len
; /* length of status page at ring end */
495 u32 pktshift
; /* padding between CPL & packet data */
496 u32 fl_align
; /* response queue message alignment */
497 u32 fl_starve_thres
; /* Free List starvation threshold */
498 unsigned int starve_thres
;
500 unsigned int egr_start
;
501 unsigned int ingr_start
;
502 void *egr_map
[MAX_EGRQ
]; /* qid->queue egress queue map */
503 struct sge_rspq
*ingr_map
[MAX_INGQ
]; /* qid->queue ingress queue map */
504 DECLARE_BITMAP(starving_fl
, MAX_EGRQ
);
505 DECLARE_BITMAP(txq_maperr
, MAX_EGRQ
);
506 struct timer_list rx_timer
; /* refills starving FLs */
507 struct timer_list tx_timer
; /* checks Tx queues */
510 #define for_each_ethrxq(sge, i) for (i = 0; i < (sge)->ethqsets; i++)
511 #define for_each_ofldrxq(sge, i) for (i = 0; i < (sge)->ofldqsets; i++)
512 #define for_each_rdmarxq(sge, i) for (i = 0; i < (sge)->rdmaqs; i++)
516 #define CHELSIO_CHIP_CODE(version, revision) (((version) << 4) | (revision))
517 #define CHELSIO_CHIP_VERSION(code) ((code) >> 4)
518 #define CHELSIO_CHIP_RELEASE(code) ((code) & 0xf)
520 #define CHELSIO_T4 0x4
521 #define CHELSIO_T5 0x5
524 T4_A1
= CHELSIO_CHIP_CODE(CHELSIO_T4
, 0),
525 T4_A2
= CHELSIO_CHIP_CODE(CHELSIO_T4
, 1),
526 T4_A3
= CHELSIO_CHIP_CODE(CHELSIO_T4
, 2),
527 T4_FIRST_REV
= T4_A1
,
530 T5_A1
= CHELSIO_CHIP_CODE(CHELSIO_T5
, 0),
531 T5_FIRST_REV
= T5_A1
,
535 #ifdef CONFIG_PCI_IOV
537 /* T4 supports SRIOV on PF0-3 and T5 on PF0-7. However, the Serial
538 * Configuration initialization for T5 only has SR-IOV functionality enabled
539 * on PF0-3 in order to simplify everything.
541 #define NUM_OF_PF_WITH_SRIOV 4
548 struct pci_dev
*pdev
;
549 struct device
*pdev_dev
;
557 struct adapter_params params
;
558 struct cxgb4_virt_res vres
;
565 char desc
[IFNAMSIZ
+ 10];
566 } msix_info
[MAX_INGQ
+ 1];
570 struct net_device
*port
[MAX_NPORTS
];
571 u8 chan_map
[NCHAN
]; /* channel -> port map */
574 unsigned int l2t_start
;
575 unsigned int l2t_end
;
576 struct l2t_data
*l2t
;
577 void *uld_handle
[CXGB4_ULD_MAX
];
578 struct list_head list_node
;
579 struct list_head rcu_node
;
581 struct tid_info tids
;
582 void **tid_release_head
;
583 spinlock_t tid_release_lock
;
584 struct work_struct tid_release_task
;
585 struct work_struct db_full_task
;
586 struct work_struct db_drop_task
;
587 bool tid_release_task_busy
;
589 struct dentry
*debugfs_root
;
591 spinlock_t stats_lock
;
594 /* Defined bit width of user definable filter tuples
596 #define ETHTYPE_BITWIDTH 16
597 #define FRAG_BITWIDTH 1
598 #define MACIDX_BITWIDTH 9
599 #define FCOE_BITWIDTH 1
600 #define IPORT_BITWIDTH 3
601 #define MATCHTYPE_BITWIDTH 3
602 #define PROTO_BITWIDTH 8
603 #define TOS_BITWIDTH 8
604 #define PF_BITWIDTH 8
605 #define VF_BITWIDTH 8
606 #define IVLAN_BITWIDTH 16
607 #define OVLAN_BITWIDTH 16
609 /* Filter matching rules. These consist of a set of ingress packet field
610 * (value, mask) tuples. The associated ingress packet field matches the
611 * tuple when ((field & mask) == value). (Thus a wildcard "don't care" field
612 * rule can be constructed by specifying a tuple of (0, 0).) A filter rule
613 * matches an ingress packet when all of the individual individual field
614 * matching rules are true.
616 * Partial field masks are always valid, however, while it may be easy to
617 * understand their meanings for some fields (e.g. IP address to match a
618 * subnet), for others making sensible partial masks is less intuitive (e.g.
619 * MPS match type) ...
621 * Most of the following data structures are modeled on T4 capabilities.
622 * Drivers for earlier chips use the subsets which make sense for those chips.
623 * We really need to come up with a hardware-independent mechanism to
624 * represent hardware filter capabilities ...
626 struct ch_filter_tuple
{
627 /* Compressed header matching field rules. The TP_VLAN_PRI_MAP
628 * register selects which of these fields will participate in the
629 * filter match rules -- up to a maximum of 36 bits. Because
630 * TP_VLAN_PRI_MAP is a global register, all filters must use the same
633 uint32_t ethtype
:ETHTYPE_BITWIDTH
; /* Ethernet type */
634 uint32_t frag
:FRAG_BITWIDTH
; /* IP fragmentation header */
635 uint32_t ivlan_vld
:1; /* inner VLAN valid */
636 uint32_t ovlan_vld
:1; /* outer VLAN valid */
637 uint32_t pfvf_vld
:1; /* PF/VF valid */
638 uint32_t macidx
:MACIDX_BITWIDTH
; /* exact match MAC index */
639 uint32_t fcoe
:FCOE_BITWIDTH
; /* FCoE packet */
640 uint32_t iport
:IPORT_BITWIDTH
; /* ingress port */
641 uint32_t matchtype
:MATCHTYPE_BITWIDTH
; /* MPS match type */
642 uint32_t proto
:PROTO_BITWIDTH
; /* protocol type */
643 uint32_t tos
:TOS_BITWIDTH
; /* TOS/Traffic Type */
644 uint32_t pf
:PF_BITWIDTH
; /* PCI-E PF ID */
645 uint32_t vf
:VF_BITWIDTH
; /* PCI-E VF ID */
646 uint32_t ivlan
:IVLAN_BITWIDTH
; /* inner VLAN */
647 uint32_t ovlan
:OVLAN_BITWIDTH
; /* outer VLAN */
649 /* Uncompressed header matching field rules. These are always
650 * available for field rules.
652 uint8_t lip
[16]; /* local IP address (IPv4 in [3:0]) */
653 uint8_t fip
[16]; /* foreign IP address (IPv4 in [3:0]) */
654 uint16_t lport
; /* local port */
655 uint16_t fport
; /* foreign port */
658 /* A filter ioctl command.
660 struct ch_filter_specification
{
661 /* Administrative fields for filter.
663 uint32_t hitcnts
:1; /* count filter hits in TCB */
664 uint32_t prio
:1; /* filter has priority over active/server */
666 /* Fundamental filter typing. This is the one element of filter
667 * matching that doesn't exist as a (value, mask) tuple.
669 uint32_t type
:1; /* 0 => IPv4, 1 => IPv6 */
671 /* Packet dispatch information. Ingress packets which match the
672 * filter rules will be dropped, passed to the host or switched back
673 * out as egress packets.
675 uint32_t action
:2; /* drop, pass, switch */
677 uint32_t rpttid
:1; /* report TID in RSS hash field */
679 uint32_t dirsteer
:1; /* 0 => RSS, 1 => steer to iq */
680 uint32_t iq
:10; /* ingress queue */
682 uint32_t maskhash
:1; /* dirsteer=0: store RSS hash in TCB */
683 uint32_t dirsteerhash
:1;/* dirsteer=1: 0 => TCB contains RSS hash */
684 /* 1 => TCB contains IQ ID */
686 /* Switch proxy/rewrite fields. An ingress packet which matches a
687 * filter with "switch" set will be looped back out as an egress
688 * packet -- potentially with some Ethernet header rewriting.
690 uint32_t eport
:2; /* egress port to switch packet out */
691 uint32_t newdmac
:1; /* rewrite destination MAC address */
692 uint32_t newsmac
:1; /* rewrite source MAC address */
693 uint32_t newvlan
:2; /* rewrite VLAN Tag */
694 uint8_t dmac
[ETH_ALEN
]; /* new destination MAC address */
695 uint8_t smac
[ETH_ALEN
]; /* new source MAC address */
696 uint16_t vlan
; /* VLAN Tag to insert */
698 /* Filter rule value/mask pairs.
700 struct ch_filter_tuple val
;
701 struct ch_filter_tuple mask
;
705 FILTER_PASS
= 0, /* default */
711 VLAN_NOCHANGE
= 0, /* default */
717 static inline int is_t5(enum chip_type chip
)
719 return (chip
>= T5_FIRST_REV
&& chip
<= T5_LAST_REV
);
722 static inline int is_t4(enum chip_type chip
)
724 return (chip
>= T4_FIRST_REV
&& chip
<= T4_LAST_REV
);
727 static inline u32
t4_read_reg(struct adapter
*adap
, u32 reg_addr
)
729 return readl(adap
->regs
+ reg_addr
);
732 static inline void t4_write_reg(struct adapter
*adap
, u32 reg_addr
, u32 val
)
734 writel(val
, adap
->regs
+ reg_addr
);
738 static inline u64
readq(const volatile void __iomem
*addr
)
740 return readl(addr
) + ((u64
)readl(addr
+ 4) << 32);
743 static inline void writeq(u64 val
, volatile void __iomem
*addr
)
746 writel(val
>> 32, addr
+ 4);
750 static inline u64
t4_read_reg64(struct adapter
*adap
, u32 reg_addr
)
752 return readq(adap
->regs
+ reg_addr
);
755 static inline void t4_write_reg64(struct adapter
*adap
, u32 reg_addr
, u64 val
)
757 writeq(val
, adap
->regs
+ reg_addr
);
761 * netdev2pinfo - return the port_info structure associated with a net_device
764 * Return the struct port_info associated with a net_device
766 static inline struct port_info
*netdev2pinfo(const struct net_device
*dev
)
768 return netdev_priv(dev
);
772 * adap2pinfo - return the port_info of a port
774 * @idx: the port index
776 * Return the port_info structure for the port of the given index.
778 static inline struct port_info
*adap2pinfo(struct adapter
*adap
, int idx
)
780 return netdev_priv(adap
->port
[idx
]);
784 * netdev2adap - return the adapter structure associated with a net_device
787 * Return the struct adapter associated with a net_device
789 static inline struct adapter
*netdev2adap(const struct net_device
*dev
)
791 return netdev2pinfo(dev
)->adapter
;
794 void t4_os_portmod_changed(const struct adapter
*adap
, int port_id
);
795 void t4_os_link_changed(struct adapter
*adap
, int port_id
, int link_stat
);
797 void *t4_alloc_mem(size_t size
);
799 void t4_free_sge_resources(struct adapter
*adap
);
800 irq_handler_t
t4_intr_handler(struct adapter
*adap
);
801 netdev_tx_t
t4_eth_xmit(struct sk_buff
*skb
, struct net_device
*dev
);
802 int t4_ethrx_handler(struct sge_rspq
*q
, const __be64
*rsp
,
803 const struct pkt_gl
*gl
);
804 int t4_mgmt_tx(struct adapter
*adap
, struct sk_buff
*skb
);
805 int t4_ofld_send(struct adapter
*adap
, struct sk_buff
*skb
);
806 int t4_sge_alloc_rxq(struct adapter
*adap
, struct sge_rspq
*iq
, bool fwevtq
,
807 struct net_device
*dev
, int intr_idx
,
808 struct sge_fl
*fl
, rspq_handler_t hnd
);
809 int t4_sge_alloc_eth_txq(struct adapter
*adap
, struct sge_eth_txq
*txq
,
810 struct net_device
*dev
, struct netdev_queue
*netdevq
,
812 int t4_sge_alloc_ctrl_txq(struct adapter
*adap
, struct sge_ctrl_txq
*txq
,
813 struct net_device
*dev
, unsigned int iqid
,
814 unsigned int cmplqid
);
815 int t4_sge_alloc_ofld_txq(struct adapter
*adap
, struct sge_ofld_txq
*txq
,
816 struct net_device
*dev
, unsigned int iqid
);
817 irqreturn_t
t4_sge_intr_msix(int irq
, void *cookie
);
818 int t4_sge_init(struct adapter
*adap
);
819 void t4_sge_start(struct adapter
*adap
);
820 void t4_sge_stop(struct adapter
*adap
);
821 extern int dbfifo_int_thresh
;
823 #define for_each_port(adapter, iter) \
824 for (iter = 0; iter < (adapter)->params.nports; ++iter)
826 static inline int is_bypass(struct adapter
*adap
)
828 return adap
->params
.bypass
;
831 static inline int is_bypass_device(int device
)
833 /* this should be set based upon device capabilities */
843 static inline unsigned int core_ticks_per_usec(const struct adapter
*adap
)
845 return adap
->params
.vpd
.cclk
/ 1000;
848 static inline unsigned int us_to_core_ticks(const struct adapter
*adap
,
851 return (us
* adap
->params
.vpd
.cclk
) / 1000;
854 static inline unsigned int core_ticks_to_us(const struct adapter
*adapter
,
857 /* add Core Clock / 2 to round ticks to nearest uS */
858 return ((ticks
* 1000 + adapter
->params
.vpd
.cclk
/2) /
859 adapter
->params
.vpd
.cclk
);
862 void t4_set_reg_field(struct adapter
*adap
, unsigned int addr
, u32 mask
,
865 int t4_wr_mbox_meat(struct adapter
*adap
, int mbox
, const void *cmd
, int size
,
866 void *rpl
, bool sleep_ok
);
868 static inline int t4_wr_mbox(struct adapter
*adap
, int mbox
, const void *cmd
,
871 return t4_wr_mbox_meat(adap
, mbox
, cmd
, size
, rpl
, true);
874 static inline int t4_wr_mbox_ns(struct adapter
*adap
, int mbox
, const void *cmd
,
877 return t4_wr_mbox_meat(adap
, mbox
, cmd
, size
, rpl
, false);
880 void t4_write_indirect(struct adapter
*adap
, unsigned int addr_reg
,
881 unsigned int data_reg
, const u32
*vals
,
882 unsigned int nregs
, unsigned int start_idx
);
883 void t4_read_indirect(struct adapter
*adap
, unsigned int addr_reg
,
884 unsigned int data_reg
, u32
*vals
, unsigned int nregs
,
885 unsigned int start_idx
);
889 void t4_intr_enable(struct adapter
*adapter
);
890 void t4_intr_disable(struct adapter
*adapter
);
891 int t4_slow_intr_handler(struct adapter
*adapter
);
893 int t4_wait_dev_ready(struct adapter
*adap
);
894 int t4_link_start(struct adapter
*adap
, unsigned int mbox
, unsigned int port
,
895 struct link_config
*lc
);
896 int t4_restart_aneg(struct adapter
*adap
, unsigned int mbox
, unsigned int port
);
897 int t4_memory_write(struct adapter
*adap
, int mtype
, u32 addr
, u32 len
,
899 int t4_seeprom_wp(struct adapter
*adapter
, bool enable
);
900 int get_vpd_params(struct adapter
*adapter
, struct vpd_params
*p
);
901 int t4_load_fw(struct adapter
*adapter
, const u8
*fw_data
, unsigned int size
);
902 unsigned int t4_flash_cfg_addr(struct adapter
*adapter
);
903 int t4_load_cfg(struct adapter
*adapter
, const u8
*cfg_data
, unsigned int size
);
904 int t4_check_fw_version(struct adapter
*adapter
);
905 int t4_prep_adapter(struct adapter
*adapter
);
906 int t4_port_init(struct adapter
*adap
, int mbox
, int pf
, int vf
);
907 void t4_fatal_err(struct adapter
*adapter
);
908 int t4_config_rss_range(struct adapter
*adapter
, int mbox
, unsigned int viid
,
909 int start
, int n
, const u16
*rspq
, unsigned int nrspq
);
910 int t4_config_glbl_rss(struct adapter
*adapter
, int mbox
, unsigned int mode
,
912 int t4_mc_read(struct adapter
*adap
, int idx
, u32 addr
, __be32
*data
,
914 int t4_edc_read(struct adapter
*adap
, int idx
, u32 addr
, __be32
*data
,
917 void t4_get_port_stats(struct adapter
*adap
, int idx
, struct port_stats
*p
);
918 void t4_read_mtu_tbl(struct adapter
*adap
, u16
*mtus
, u8
*mtu_log
);
919 void t4_tp_wr_bits_indirect(struct adapter
*adap
, unsigned int addr
,
920 unsigned int mask
, unsigned int val
);
921 void t4_tp_get_tcp_stats(struct adapter
*adap
, struct tp_tcp_stats
*v4
,
922 struct tp_tcp_stats
*v6
);
923 void t4_load_mtus(struct adapter
*adap
, const unsigned short *mtus
,
924 const unsigned short *alpha
, const unsigned short *beta
);
926 void t4_mk_filtdelwr(unsigned int ftid
, struct fw_filter_wr
*wr
, int qid
);
928 void t4_wol_magic_enable(struct adapter
*adap
, unsigned int port
,
930 int t4_wol_pat_enable(struct adapter
*adap
, unsigned int port
, unsigned int map
,
931 u64 mask0
, u64 mask1
, unsigned int crc
, bool enable
);
933 int t4_fw_hello(struct adapter
*adap
, unsigned int mbox
, unsigned int evt_mbox
,
934 enum dev_master master
, enum dev_state
*state
);
935 int t4_fw_bye(struct adapter
*adap
, unsigned int mbox
);
936 int t4_early_init(struct adapter
*adap
, unsigned int mbox
);
937 int t4_fw_reset(struct adapter
*adap
, unsigned int mbox
, int reset
);
938 int t4_fw_halt(struct adapter
*adap
, unsigned int mbox
, int force
);
939 int t4_fw_restart(struct adapter
*adap
, unsigned int mbox
, int reset
);
940 int t4_fw_upgrade(struct adapter
*adap
, unsigned int mbox
,
941 const u8
*fw_data
, unsigned int size
, int force
);
942 int t4_fw_config_file(struct adapter
*adap
, unsigned int mbox
,
943 unsigned int mtype
, unsigned int maddr
,
944 u32
*finiver
, u32
*finicsum
, u32
*cfcsum
);
945 int t4_fixup_host_params(struct adapter
*adap
, unsigned int page_size
,
946 unsigned int cache_line_size
);
947 int t4_fw_initialize(struct adapter
*adap
, unsigned int mbox
);
948 int t4_query_params(struct adapter
*adap
, unsigned int mbox
, unsigned int pf
,
949 unsigned int vf
, unsigned int nparams
, const u32
*params
,
951 int t4_set_params(struct adapter
*adap
, unsigned int mbox
, unsigned int pf
,
952 unsigned int vf
, unsigned int nparams
, const u32
*params
,
954 int t4_cfg_pfvf(struct adapter
*adap
, unsigned int mbox
, unsigned int pf
,
955 unsigned int vf
, unsigned int txq
, unsigned int txq_eth_ctrl
,
956 unsigned int rxqi
, unsigned int rxq
, unsigned int tc
,
957 unsigned int vi
, unsigned int cmask
, unsigned int pmask
,
958 unsigned int nexact
, unsigned int rcaps
, unsigned int wxcaps
);
959 int t4_alloc_vi(struct adapter
*adap
, unsigned int mbox
, unsigned int port
,
960 unsigned int pf
, unsigned int vf
, unsigned int nmac
, u8
*mac
,
961 unsigned int *rss_size
);
962 int t4_set_rxmode(struct adapter
*adap
, unsigned int mbox
, unsigned int viid
,
963 int mtu
, int promisc
, int all_multi
, int bcast
, int vlanex
,
965 int t4_alloc_mac_filt(struct adapter
*adap
, unsigned int mbox
,
966 unsigned int viid
, bool free
, unsigned int naddr
,
967 const u8
**addr
, u16
*idx
, u64
*hash
, bool sleep_ok
);
968 int t4_change_mac(struct adapter
*adap
, unsigned int mbox
, unsigned int viid
,
969 int idx
, const u8
*addr
, bool persist
, bool add_smt
);
970 int t4_set_addr_hash(struct adapter
*adap
, unsigned int mbox
, unsigned int viid
,
971 bool ucast
, u64 vec
, bool sleep_ok
);
972 int t4_enable_vi(struct adapter
*adap
, unsigned int mbox
, unsigned int viid
,
973 bool rx_en
, bool tx_en
);
974 int t4_identify_port(struct adapter
*adap
, unsigned int mbox
, unsigned int viid
,
975 unsigned int nblinks
);
976 int t4_mdio_rd(struct adapter
*adap
, unsigned int mbox
, unsigned int phy_addr
,
977 unsigned int mmd
, unsigned int reg
, u16
*valp
);
978 int t4_mdio_wr(struct adapter
*adap
, unsigned int mbox
, unsigned int phy_addr
,
979 unsigned int mmd
, unsigned int reg
, u16 val
);
980 int t4_iq_free(struct adapter
*adap
, unsigned int mbox
, unsigned int pf
,
981 unsigned int vf
, unsigned int iqtype
, unsigned int iqid
,
982 unsigned int fl0id
, unsigned int fl1id
);
983 int t4_eth_eq_free(struct adapter
*adap
, unsigned int mbox
, unsigned int pf
,
984 unsigned int vf
, unsigned int eqid
);
985 int t4_ctrl_eq_free(struct adapter
*adap
, unsigned int mbox
, unsigned int pf
,
986 unsigned int vf
, unsigned int eqid
);
987 int t4_ofld_eq_free(struct adapter
*adap
, unsigned int mbox
, unsigned int pf
,
988 unsigned int vf
, unsigned int eqid
);
989 int t4_handle_fw_rpl(struct adapter
*adap
, const __be64
*rpl
);
990 void t4_db_full(struct adapter
*adapter
);
991 void t4_db_dropped(struct adapter
*adapter
);
992 int t4_mem_win_read_len(struct adapter
*adap
, u32 addr
, __be32
*data
, int len
);
993 int t4_fwaddrspace_write(struct adapter
*adap
, unsigned int mbox
,
995 #endif /* __CXGB4_H__ */