1 /******************************************************************************
3 * Copyright(c) 2009-2012 Realtek Corporation.
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
26 * Larry Finger <Larry.Finger@lwfinger.net>
28 *****************************************************************************/
40 u32
rtl92cu_phy_query_rf_reg(struct ieee80211_hw
*hw
,
41 enum radio_path rfpath
, u32 regaddr
, u32 bitmask
)
43 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
44 u32 original_value
, readback_value
, bitshift
;
45 struct rtl_phy
*rtlphy
= &(rtlpriv
->phy
);
47 RT_TRACE(rtlpriv
, COMP_RF
, DBG_TRACE
,
48 "regaddr(%#x), rfpath(%#x), bitmask(%#x)\n",
49 regaddr
, rfpath
, bitmask
);
50 if (rtlphy
->rf_mode
!= RF_OP_BY_FW
) {
51 original_value
= _rtl92c_phy_rf_serial_read(hw
,
54 original_value
= _rtl92c_phy_fw_rf_serial_read(hw
,
57 bitshift
= _rtl92c_phy_calculate_bit_shift(bitmask
);
58 readback_value
= (original_value
& bitmask
) >> bitshift
;
59 RT_TRACE(rtlpriv
, COMP_RF
, DBG_TRACE
,
60 "regaddr(%#x), rfpath(%#x), bitmask(%#x), original_value(%#x)\n",
61 regaddr
, rfpath
, bitmask
, original_value
);
62 return readback_value
;
65 void rtl92cu_phy_set_rf_reg(struct ieee80211_hw
*hw
,
66 enum radio_path rfpath
,
67 u32 regaddr
, u32 bitmask
, u32 data
)
69 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
70 struct rtl_phy
*rtlphy
= &(rtlpriv
->phy
);
71 u32 original_value
, bitshift
;
73 RT_TRACE(rtlpriv
, COMP_RF
, DBG_TRACE
,
74 "regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
75 regaddr
, bitmask
, data
, rfpath
);
76 if (rtlphy
->rf_mode
!= RF_OP_BY_FW
) {
77 if (bitmask
!= RFREG_OFFSET_MASK
) {
78 original_value
= _rtl92c_phy_rf_serial_read(hw
,
81 bitshift
= _rtl92c_phy_calculate_bit_shift(bitmask
);
83 ((original_value
& (~bitmask
)) |
86 _rtl92c_phy_rf_serial_write(hw
, rfpath
, regaddr
, data
);
88 if (bitmask
!= RFREG_OFFSET_MASK
) {
89 original_value
= _rtl92c_phy_fw_rf_serial_read(hw
,
92 bitshift
= _rtl92c_phy_calculate_bit_shift(bitmask
);
94 ((original_value
& (~bitmask
)) |
97 _rtl92c_phy_fw_rf_serial_write(hw
, rfpath
, regaddr
, data
);
99 RT_TRACE(rtlpriv
, COMP_RF
, DBG_TRACE
,
100 "regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
101 regaddr
, bitmask
, data
, rfpath
);
104 bool rtl92cu_phy_mac_config(struct ieee80211_hw
*hw
)
107 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
108 struct rtl_hal
*rtlhal
= rtl_hal(rtl_priv(hw
));
109 bool is92c
= IS_92C_SERIAL(rtlhal
->version
);
111 rtstatus
= _rtl92cu_phy_config_mac_with_headerfile(hw
);
112 if (is92c
&& IS_HARDWARE_TYPE_8192CE(rtlhal
))
113 rtl_write_byte(rtlpriv
, 0x14, 0x71);
117 bool rtl92cu_phy_bb_config(struct ieee80211_hw
*hw
)
119 bool rtstatus
= true;
120 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
121 struct rtl_hal
*rtlhal
= rtl_hal(rtl_priv(hw
));
123 u8 b_reg_hwparafile
= 1;
125 _rtl92c_phy_init_bb_rf_register_definition(hw
);
126 regval
= rtl_read_word(rtlpriv
, REG_SYS_FUNC_EN
);
127 rtl_write_word(rtlpriv
, REG_SYS_FUNC_EN
, regval
| BIT(13) |
129 rtl_write_byte(rtlpriv
, REG_AFE_PLL_CTRL
, 0x83);
130 rtl_write_byte(rtlpriv
, REG_AFE_PLL_CTRL
+ 1, 0xdb);
131 rtl_write_byte(rtlpriv
, REG_RF_CTRL
, RF_EN
| RF_RSTB
| RF_SDMRSTB
);
132 if (IS_HARDWARE_TYPE_8192CE(rtlhal
)) {
133 rtl_write_byte(rtlpriv
, REG_SYS_FUNC_EN
, FEN_PPLL
| FEN_PCIEA
|
134 FEN_DIO_PCIE
| FEN_BB_GLB_RSTn
| FEN_BBRSTB
);
135 } else if (IS_HARDWARE_TYPE_8192CU(rtlhal
)) {
136 rtl_write_byte(rtlpriv
, REG_SYS_FUNC_EN
, FEN_USBA
| FEN_USBD
|
137 FEN_BB_GLB_RSTn
| FEN_BBRSTB
);
138 rtl_write_byte(rtlpriv
, REG_LDOHCI12_CTRL
, 0x0f);
140 rtl_write_byte(rtlpriv
, REG_AFE_XTAL_CTRL
+ 1, 0x80);
141 if (b_reg_hwparafile
== 1)
142 rtstatus
= _rtl92c_phy_bb8192c_config_parafile(hw
);
146 bool _rtl92cu_phy_config_mac_with_headerfile(struct ieee80211_hw
*hw
)
148 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
149 struct rtl_phy
*rtlphy
= &(rtlpriv
->phy
);
154 RT_TRACE(rtlpriv
, COMP_INIT
, DBG_TRACE
, "Read Rtl819XMACPHY_Array\n");
155 arraylength
= rtlphy
->hwparam_tables
[MAC_REG
].length
;
156 ptrarray
= rtlphy
->hwparam_tables
[MAC_REG
].pdata
;
157 RT_TRACE(rtlpriv
, COMP_INIT
, DBG_TRACE
, "Img:RTL8192CEMAC_2T_ARRAY\n");
158 for (i
= 0; i
< arraylength
; i
= i
+ 2)
159 rtl_write_byte(rtlpriv
, ptrarray
[i
], (u8
) ptrarray
[i
+ 1]);
163 bool _rtl92cu_phy_config_bb_with_headerfile(struct ieee80211_hw
*hw
,
167 u32
*phy_regarray_table
;
168 u32
*agctab_array_table
;
169 u16 phy_reg_arraylen
, agctab_arraylen
;
170 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
171 struct rtl_hal
*rtlhal
= rtl_hal(rtl_priv(hw
));
172 struct rtl_phy
*rtlphy
= &(rtlpriv
->phy
);
174 if (IS_92C_SERIAL(rtlhal
->version
)) {
175 agctab_arraylen
= rtlphy
->hwparam_tables
[AGCTAB_2T
].length
;
176 agctab_array_table
= rtlphy
->hwparam_tables
[AGCTAB_2T
].pdata
;
177 phy_reg_arraylen
= rtlphy
->hwparam_tables
[PHY_REG_2T
].length
;
178 phy_regarray_table
= rtlphy
->hwparam_tables
[PHY_REG_2T
].pdata
;
180 agctab_arraylen
= rtlphy
->hwparam_tables
[AGCTAB_1T
].length
;
181 agctab_array_table
= rtlphy
->hwparam_tables
[AGCTAB_1T
].pdata
;
182 phy_reg_arraylen
= rtlphy
->hwparam_tables
[PHY_REG_1T
].length
;
183 phy_regarray_table
= rtlphy
->hwparam_tables
[PHY_REG_1T
].pdata
;
185 if (configtype
== BASEBAND_CONFIG_PHY_REG
) {
186 for (i
= 0; i
< phy_reg_arraylen
; i
= i
+ 2) {
187 if (phy_regarray_table
[i
] == 0xfe)
189 else if (phy_regarray_table
[i
] == 0xfd)
191 else if (phy_regarray_table
[i
] == 0xfc)
193 else if (phy_regarray_table
[i
] == 0xfb)
195 else if (phy_regarray_table
[i
] == 0xfa)
197 else if (phy_regarray_table
[i
] == 0xf9)
199 rtl_set_bbreg(hw
, phy_regarray_table
[i
], MASKDWORD
,
200 phy_regarray_table
[i
+ 1]);
202 RT_TRACE(rtlpriv
, COMP_INIT
, DBG_TRACE
,
203 "The phy_regarray_table[0] is %x Rtl819XPHY_REGArray[1] is %x\n",
204 phy_regarray_table
[i
],
205 phy_regarray_table
[i
+ 1]);
207 } else if (configtype
== BASEBAND_CONFIG_AGC_TAB
) {
208 for (i
= 0; i
< agctab_arraylen
; i
= i
+ 2) {
209 rtl_set_bbreg(hw
, agctab_array_table
[i
], MASKDWORD
,
210 agctab_array_table
[i
+ 1]);
212 RT_TRACE(rtlpriv
, COMP_INIT
, DBG_TRACE
,
213 "The agctab_array_table[0] is %x Rtl819XPHY_REGArray[1] is %x\n",
214 agctab_array_table
[i
],
215 agctab_array_table
[i
+ 1]);
221 bool _rtl92cu_phy_config_bb_with_pgheaderfile(struct ieee80211_hw
*hw
,
224 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
225 struct rtl_phy
*rtlphy
= &(rtlpriv
->phy
);
227 u32
*phy_regarray_table_pg
;
228 u16 phy_regarray_pg_len
;
230 rtlphy
->pwrgroup_cnt
= 0;
231 phy_regarray_pg_len
= rtlphy
->hwparam_tables
[PHY_REG_PG
].length
;
232 phy_regarray_table_pg
= rtlphy
->hwparam_tables
[PHY_REG_PG
].pdata
;
233 if (configtype
== BASEBAND_CONFIG_PHY_REG
) {
234 for (i
= 0; i
< phy_regarray_pg_len
; i
= i
+ 3) {
235 if (phy_regarray_table_pg
[i
] == 0xfe)
237 else if (phy_regarray_table_pg
[i
] == 0xfd)
239 else if (phy_regarray_table_pg
[i
] == 0xfc)
241 else if (phy_regarray_table_pg
[i
] == 0xfb)
243 else if (phy_regarray_table_pg
[i
] == 0xfa)
245 else if (phy_regarray_table_pg
[i
] == 0xf9)
247 _rtl92c_store_pwrIndex_diffrate_offset(hw
,
248 phy_regarray_table_pg
[i
],
249 phy_regarray_table_pg
[i
+ 1],
250 phy_regarray_table_pg
[i
+ 2]);
253 RT_TRACE(rtlpriv
, COMP_SEND
, DBG_TRACE
,
254 "configtype != BaseBand_Config_PHY_REG\n");
259 bool rtl92cu_phy_config_rf_with_headerfile(struct ieee80211_hw
*hw
,
260 enum radio_path rfpath
)
263 u32
*radioa_array_table
;
264 u32
*radiob_array_table
;
265 u16 radioa_arraylen
, radiob_arraylen
;
266 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
267 struct rtl_hal
*rtlhal
= rtl_hal(rtl_priv(hw
));
268 struct rtl_phy
*rtlphy
= &(rtlpriv
->phy
);
270 if (IS_92C_SERIAL(rtlhal
->version
)) {
271 radioa_arraylen
= rtlphy
->hwparam_tables
[RADIOA_2T
].length
;
272 radioa_array_table
= rtlphy
->hwparam_tables
[RADIOA_2T
].pdata
;
273 radiob_arraylen
= rtlphy
->hwparam_tables
[RADIOB_2T
].length
;
274 radiob_array_table
= rtlphy
->hwparam_tables
[RADIOB_2T
].pdata
;
275 RT_TRACE(rtlpriv
, COMP_INIT
, DBG_TRACE
,
276 "Radio_A:RTL8192CERADIOA_2TARRAY\n");
277 RT_TRACE(rtlpriv
, COMP_INIT
, DBG_TRACE
,
278 "Radio_B:RTL8192CE_RADIOB_2TARRAY\n");
280 radioa_arraylen
= rtlphy
->hwparam_tables
[RADIOA_1T
].length
;
281 radioa_array_table
= rtlphy
->hwparam_tables
[RADIOA_1T
].pdata
;
282 radiob_arraylen
= rtlphy
->hwparam_tables
[RADIOB_1T
].length
;
283 radiob_array_table
= rtlphy
->hwparam_tables
[RADIOB_1T
].pdata
;
284 RT_TRACE(rtlpriv
, COMP_INIT
, DBG_TRACE
,
285 "Radio_A:RTL8192CE_RADIOA_1TARRAY\n");
286 RT_TRACE(rtlpriv
, COMP_INIT
, DBG_TRACE
,
287 "Radio_B:RTL8192CE_RADIOB_1TARRAY\n");
289 RT_TRACE(rtlpriv
, COMP_INIT
, DBG_TRACE
, "Radio No %x\n", rfpath
);
292 for (i
= 0; i
< radioa_arraylen
; i
= i
+ 2) {
293 if (radioa_array_table
[i
] == 0xfe)
295 else if (radioa_array_table
[i
] == 0xfd)
297 else if (radioa_array_table
[i
] == 0xfc)
299 else if (radioa_array_table
[i
] == 0xfb)
301 else if (radioa_array_table
[i
] == 0xfa)
303 else if (radioa_array_table
[i
] == 0xf9)
306 rtl_set_rfreg(hw
, rfpath
, radioa_array_table
[i
],
308 radioa_array_table
[i
+ 1]);
314 for (i
= 0; i
< radiob_arraylen
; i
= i
+ 2) {
315 if (radiob_array_table
[i
] == 0xfe) {
317 } else if (radiob_array_table
[i
] == 0xfd)
319 else if (radiob_array_table
[i
] == 0xfc)
321 else if (radiob_array_table
[i
] == 0xfb)
323 else if (radiob_array_table
[i
] == 0xfa)
325 else if (radiob_array_table
[i
] == 0xf9)
328 rtl_set_rfreg(hw
, rfpath
, radiob_array_table
[i
],
330 radiob_array_table
[i
+ 1]);
336 RT_TRACE(rtlpriv
, COMP_ERR
, DBG_EMERG
,
337 "switch case not processed\n");
340 RT_TRACE(rtlpriv
, COMP_ERR
, DBG_EMERG
,
341 "switch case not processed\n");
347 void rtl92cu_phy_set_bw_mode_callback(struct ieee80211_hw
*hw
)
349 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
350 struct rtl_hal
*rtlhal
= rtl_hal(rtl_priv(hw
));
351 struct rtl_phy
*rtlphy
= &(rtlpriv
->phy
);
352 struct rtl_mac
*mac
= rtl_mac(rtl_priv(hw
));
356 RT_TRACE(rtlpriv
, COMP_SCAN
, DBG_TRACE
, "Switch to %s bandwidth\n",
357 rtlphy
->current_chan_bw
== HT_CHANNEL_WIDTH_20
?
359 if (is_hal_stop(rtlhal
)) {
360 rtlphy
->set_bwmode_inprogress
= false;
363 reg_bw_opmode
= rtl_read_byte(rtlpriv
, REG_BWOPMODE
);
364 reg_prsr_rsc
= rtl_read_byte(rtlpriv
, REG_RRSR
+ 2);
365 switch (rtlphy
->current_chan_bw
) {
366 case HT_CHANNEL_WIDTH_20
:
367 reg_bw_opmode
|= BW_OPMODE_20MHZ
;
368 rtl_write_byte(rtlpriv
, REG_BWOPMODE
, reg_bw_opmode
);
370 case HT_CHANNEL_WIDTH_20_40
:
371 reg_bw_opmode
&= ~BW_OPMODE_20MHZ
;
372 rtl_write_byte(rtlpriv
, REG_BWOPMODE
, reg_bw_opmode
);
374 (reg_prsr_rsc
& 0x90) | (mac
->cur_40_prime_sc
<< 5);
375 rtl_write_byte(rtlpriv
, REG_RRSR
+ 2, reg_prsr_rsc
);
378 RT_TRACE(rtlpriv
, COMP_ERR
, DBG_EMERG
,
379 "unknown bandwidth: %#X\n", rtlphy
->current_chan_bw
);
382 switch (rtlphy
->current_chan_bw
) {
383 case HT_CHANNEL_WIDTH_20
:
384 rtl_set_bbreg(hw
, RFPGA0_RFMOD
, BRFMOD
, 0x0);
385 rtl_set_bbreg(hw
, RFPGA1_RFMOD
, BRFMOD
, 0x0);
386 rtl_set_bbreg(hw
, RFPGA0_ANALOGPARAMETER2
, BIT(10), 1);
388 case HT_CHANNEL_WIDTH_20_40
:
389 rtl_set_bbreg(hw
, RFPGA0_RFMOD
, BRFMOD
, 0x1);
390 rtl_set_bbreg(hw
, RFPGA1_RFMOD
, BRFMOD
, 0x1);
391 rtl_set_bbreg(hw
, RCCK0_SYSTEM
, BCCK_SIDEBAND
,
392 (mac
->cur_40_prime_sc
>> 1));
393 rtl_set_bbreg(hw
, ROFDM1_LSTF
, 0xC00, mac
->cur_40_prime_sc
);
394 rtl_set_bbreg(hw
, RFPGA0_ANALOGPARAMETER2
, BIT(10), 0);
395 rtl_set_bbreg(hw
, 0x818, (BIT(26) | BIT(27)),
396 (mac
->cur_40_prime_sc
==
397 HAL_PRIME_CHNL_OFFSET_LOWER
) ? 2 : 1);
400 RT_TRACE(rtlpriv
, COMP_ERR
, DBG_EMERG
,
401 "unknown bandwidth: %#X\n", rtlphy
->current_chan_bw
);
404 rtl92cu_phy_rf6052_set_bandwidth(hw
, rtlphy
->current_chan_bw
);
405 rtlphy
->set_bwmode_inprogress
= false;
406 RT_TRACE(rtlpriv
, COMP_SCAN
, DBG_TRACE
, "<==\n");
409 void rtl92cu_bb_block_on(struct ieee80211_hw
*hw
)
411 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
413 mutex_lock(&rtlpriv
->io
.bb_mutex
);
414 rtl_set_bbreg(hw
, RFPGA0_RFMOD
, BCCKEN
, 0x1);
415 rtl_set_bbreg(hw
, RFPGA0_RFMOD
, BOFDMEN
, 0x1);
416 mutex_unlock(&rtlpriv
->io
.bb_mutex
);
419 void _rtl92cu_phy_lc_calibrate(struct ieee80211_hw
*hw
, bool is2t
)
422 u32 rf_a_mode
= 0, rf_b_mode
= 0, lc_cal
;
423 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
425 tmpreg
= rtl_read_byte(rtlpriv
, 0xd03);
427 if ((tmpreg
& 0x70) != 0)
428 rtl_write_byte(rtlpriv
, 0xd03, tmpreg
& 0x8F);
430 rtl_write_byte(rtlpriv
, REG_TXPAUSE
, 0xFF);
432 if ((tmpreg
& 0x70) != 0) {
433 rf_a_mode
= rtl_get_rfreg(hw
, RF90_PATH_A
, 0x00, MASK12BITS
);
435 rf_b_mode
= rtl_get_rfreg(hw
, RF90_PATH_B
, 0x00,
437 rtl_set_rfreg(hw
, RF90_PATH_A
, 0x00, MASK12BITS
,
438 (rf_a_mode
& 0x8FFFF) | 0x10000);
440 rtl_set_rfreg(hw
, RF90_PATH_B
, 0x00, MASK12BITS
,
441 (rf_b_mode
& 0x8FFFF) | 0x10000);
443 lc_cal
= rtl_get_rfreg(hw
, RF90_PATH_A
, 0x18, MASK12BITS
);
444 rtl_set_rfreg(hw
, RF90_PATH_A
, 0x18, MASK12BITS
, lc_cal
| 0x08000);
446 if ((tmpreg
& 0x70) != 0) {
447 rtl_write_byte(rtlpriv
, 0xd03, tmpreg
);
448 rtl_set_rfreg(hw
, RF90_PATH_A
, 0x00, MASK12BITS
, rf_a_mode
);
450 rtl_set_rfreg(hw
, RF90_PATH_B
, 0x00, MASK12BITS
,
453 rtl_write_byte(rtlpriv
, REG_TXPAUSE
, 0x00);
457 static bool _rtl92cu_phy_set_rf_power_state(struct ieee80211_hw
*hw
,
458 enum rf_pwrstate rfpwr_state
)
460 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
461 struct rtl_pci_priv
*pcipriv
= rtl_pcipriv(hw
);
462 struct rtl_mac
*mac
= rtl_mac(rtl_priv(hw
));
463 struct rtl_ps_ctl
*ppsc
= rtl_psc(rtl_priv(hw
));
466 struct rtl8192_tx_ring
*ring
= NULL
;
468 switch (rfpwr_state
) {
470 if ((ppsc
->rfpwr_state
== ERFOFF
) &&
471 RT_IN_PS_LEVEL(ppsc
, RT_RF_OFF_LEVL_HALT_NIC
)) {
473 u32 InitializeCount
= 0;
477 RT_TRACE(rtlpriv
, COMP_RF
, DBG_DMESG
,
478 "IPS Set eRf nic enable\n");
479 rtstatus
= rtl_ps_enable_nic(hw
);
480 } while (!rtstatus
&& (InitializeCount
< 10));
481 RT_CLEAR_PS_LEVEL(ppsc
,
482 RT_RF_OFF_LEVL_HALT_NIC
);
484 RT_TRACE(rtlpriv
, COMP_RF
, DBG_DMESG
,
485 "Set ERFON sleeped:%d ms\n",
486 jiffies_to_msecs(jiffies
-
487 ppsc
->last_sleep_jiffies
));
488 ppsc
->last_awake_jiffies
= jiffies
;
489 rtl92ce_phy_set_rf_on(hw
);
491 if (mac
->link_state
== MAC80211_LINKED
) {
492 rtlpriv
->cfg
->ops
->led_control(hw
,
495 rtlpriv
->cfg
->ops
->led_control(hw
,
500 for (queue_id
= 0, i
= 0;
501 queue_id
< RTL_PCI_MAX_TX_QUEUE_COUNT
;) {
502 ring
= &pcipriv
->dev
.tx_ring
[queue_id
];
503 if (skb_queue_len(&ring
->queue
) == 0 ||
504 queue_id
== BEACON_QUEUE
) {
508 RT_TRACE(rtlpriv
, COMP_ERR
, DBG_WARNING
,
509 "eRf Off/Sleep: %d times TcbBusyQueue[%d] =%d before doze!\n",
512 skb_queue_len(&ring
->queue
));
516 if (i
>= MAX_DOZE_WAITING_TIMES_9x
) {
517 RT_TRACE(rtlpriv
, COMP_ERR
, DBG_WARNING
,
518 "ERFOFF: %d times TcbBusyQueue[%d] = %d !\n",
519 MAX_DOZE_WAITING_TIMES_9x
,
521 skb_queue_len(&ring
->queue
));
525 if (ppsc
->reg_rfps_level
& RT_RF_OFF_LEVL_HALT_NIC
) {
526 RT_TRACE(rtlpriv
, COMP_RF
, DBG_DMESG
,
527 "IPS Set eRf nic disable\n");
528 rtl_ps_disable_nic(hw
);
529 RT_SET_PS_LEVEL(ppsc
, RT_RF_OFF_LEVL_HALT_NIC
);
531 if (ppsc
->rfoff_reason
== RF_CHANGE_BY_IPS
) {
532 rtlpriv
->cfg
->ops
->led_control(hw
,
535 rtlpriv
->cfg
->ops
->led_control(hw
,
541 if (ppsc
->rfpwr_state
== ERFOFF
)
543 for (queue_id
= 0, i
= 0;
544 queue_id
< RTL_PCI_MAX_TX_QUEUE_COUNT
;) {
545 ring
= &pcipriv
->dev
.tx_ring
[queue_id
];
546 if (skb_queue_len(&ring
->queue
) == 0) {
550 RT_TRACE(rtlpriv
, COMP_ERR
, DBG_WARNING
,
551 "eRf Off/Sleep: %d times TcbBusyQueue[%d] =%d before doze!\n",
553 skb_queue_len(&ring
->queue
));
557 if (i
>= MAX_DOZE_WAITING_TIMES_9x
) {
558 RT_TRACE(rtlpriv
, COMP_ERR
, DBG_WARNING
,
559 "ERFSLEEP: %d times TcbBusyQueue[%d] = %d !\n",
560 MAX_DOZE_WAITING_TIMES_9x
,
562 skb_queue_len(&ring
->queue
));
566 RT_TRACE(rtlpriv
, COMP_RF
, DBG_DMESG
,
567 "Set ERFSLEEP awaked:%d ms\n",
568 jiffies_to_msecs(jiffies
- ppsc
->last_awake_jiffies
));
569 ppsc
->last_sleep_jiffies
= jiffies
;
570 _rtl92c_phy_set_rf_sleep(hw
);
573 RT_TRACE(rtlpriv
, COMP_ERR
, DBG_EMERG
,
574 "switch case not processed\n");
579 ppsc
->rfpwr_state
= rfpwr_state
;
583 bool rtl92cu_phy_set_rf_power_state(struct ieee80211_hw
*hw
,
584 enum rf_pwrstate rfpwr_state
)
586 struct rtl_ps_ctl
*ppsc
= rtl_psc(rtl_priv(hw
));
587 bool bresult
= false;
589 if (rfpwr_state
== ppsc
->rfpwr_state
)
591 bresult
= _rtl92cu_phy_set_rf_power_state(hw
, rfpwr_state
);