3 SATA nodes are defined to describe on-chip Serial ATA controllers.
4 Each SATA controller should have its own node.
6 It is possible, but not required, to represent each port as a sub-node.
7 It allows to enable each port independently when dealing with multiple
11 - compatible : compatible string, one of:
12 - "allwinner,sun4i-a10-ahci"
13 - "hisilicon,hisi-ahci"
15 - "marvell,armada-380-ahci"
17 - "snps,exynos5440-ahci"
20 - interrupts : <interrupt mapping for SATA IRQ>
21 - reg : <registers mapping>
23 Please note that when using "generic-ahci" you must also specify a SoC specific
25 compatible = "manufacturer,soc-model-ahci", "generic-ahci";
28 - dma-coherent : Present if dma operations are coherent
29 - clocks : a list of phandle + clock specifier pairs
30 - target-supply : regulator for SATA target power
31 - phys : reference to the SATA PHY node
32 - phy-names : must be "sata-phy"
34 Required properties when using sub-nodes:
35 - #address-cells : number of cells to encode an address
36 - #size-cells : number of cells representing the size of an address
39 Sub-nodes required properties:
40 - reg : the port number
41 And at least one of the following properties:
42 - phys : reference to the SATA PHY node
43 - target-supply : regulator for SATA target power
47 compatible = "snps,spear-ahci";
48 reg = <0xffe08000 0x1000>;
53 compatible = "allwinner,sun4i-a10-ahci";
54 reg = <0x01c18000 0x1000>;
56 clocks = <&pll6 0>, <&ahb_gates 25>;
57 target-supply = <®_ahci_5v>;
62 compatible = "marvell,berlin2q-achi", "generic-ahci";
63 reg = <0xe90000 0x1000>;
64 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
65 clocks = <&chip CLKID_SATA>;
72 target-supply = <®_sata0>;
78 target-supply = <®_sata1>;;