1 * Allwinner A1X Pin Controller
3 The pins controlled by sunXi pin controller are organized in banks,
4 each bank has 32 pins. Each pin has 7 multiplexing functions, with
5 the first two functions being GPIO in and out. The configuration on
6 the pins includes drive strength and pull-up.
9 - compatible: Should be one of the followings (depending on you SoC):
10 "allwinner,sun4i-a10-pinctrl"
11 "allwinner,sun5i-a10s-pinctrl"
12 "allwinner,sun5i-a13-pinctrl"
13 "allwinner,sun6i-a31-pinctrl"
14 "allwinner,sun6i-a31s-pinctrl"
15 "allwinner,sun6i-a31-r-pinctrl"
16 "allwinner,sun7i-a20-pinctrl"
17 "allwinner,sun8i-a23-pinctrl"
18 "allwinner,sun8i-a23-r-pinctrl"
19 - reg: Should contain the register physical address and length for the
22 Please refer to pinctrl-bindings.txt in this directory for details of the
23 common pinctrl bindings used by client devices.
25 A pinctrl node should contain at least one subnodes representing the
26 pinctrl groups available on the machine. Each subnode will list the
27 pins it needs, and how they should be configured, with regard to muxer
28 configuration, drive strength and pullups. If one of these options is
29 not set, its actual value will be unspecified.
31 Required subnode-properties:
33 - allwinner,pins: List of strings containing the pin name.
34 - allwinner,function: Function to mux the pins listed above to.
36 Optional subnode-properties:
37 - allwinner,drive: Integer. Represents the current sent to the pin
42 - allwinner,pull: Integer.
50 compatible = "allwinner,sun5i-a13-pinctrl";
51 reg = <0x01c20800 0x400>;
55 uart1_pins_a: uart1@0 {
56 allwinner,pins = "PE10", "PE11";
57 allwinner,function = "uart1";
58 allwinner,drive = <0>;
62 uart1_pins_b: uart1@1 {
63 allwinner,pins = "PG3", "PG4";
64 allwinner,function = "uart1";
65 allwinner,drive = <0>;