Linux 4.1.18
[linux/fpc-iii.git] / arch / mips / ralink / irq.c
blob199ace4ca1ad6ad8a805018446c88ff2a072f2c1
1 /*
2 * This program is free software; you can redistribute it and/or modify it
3 * under the terms of the GNU General Public License version 2 as published
4 * by the Free Software Foundation.
6 * Copyright (C) 2009 Gabor Juhos <juhosg@openwrt.org>
7 * Copyright (C) 2013 John Crispin <blogic@openwrt.org>
8 */
10 #include <linux/io.h>
11 #include <linux/bitops.h>
12 #include <linux/of_platform.h>
13 #include <linux/of_address.h>
14 #include <linux/of_irq.h>
15 #include <linux/irqdomain.h>
16 #include <linux/interrupt.h>
18 #include <asm/irq_cpu.h>
19 #include <asm/mipsregs.h>
21 #include "common.h"
23 #define INTC_INT_GLOBAL BIT(31)
25 #define RALINK_CPU_IRQ_INTC (MIPS_CPU_IRQ_BASE + 2)
26 #define RALINK_CPU_IRQ_PCI (MIPS_CPU_IRQ_BASE + 4)
27 #define RALINK_CPU_IRQ_FE (MIPS_CPU_IRQ_BASE + 5)
28 #define RALINK_CPU_IRQ_WIFI (MIPS_CPU_IRQ_BASE + 6)
29 #define RALINK_CPU_IRQ_COUNTER (MIPS_CPU_IRQ_BASE + 7)
31 /* we have a cascade of 8 irqs */
32 #define RALINK_INTC_IRQ_BASE 8
34 /* we have 32 SoC irqs */
35 #define RALINK_INTC_IRQ_COUNT 32
37 #define RALINK_INTC_IRQ_PERFC (RALINK_INTC_IRQ_BASE + 9)
39 enum rt_intc_regs_enum {
40 INTC_REG_STATUS0 = 0,
41 INTC_REG_STATUS1,
42 INTC_REG_TYPE,
43 INTC_REG_RAW_STATUS,
44 INTC_REG_ENABLE,
45 INTC_REG_DISABLE,
48 static u32 rt_intc_regs[] = {
49 [INTC_REG_STATUS0] = 0x00,
50 [INTC_REG_STATUS1] = 0x04,
51 [INTC_REG_TYPE] = 0x20,
52 [INTC_REG_RAW_STATUS] = 0x30,
53 [INTC_REG_ENABLE] = 0x34,
54 [INTC_REG_DISABLE] = 0x38,
57 static void __iomem *rt_intc_membase;
59 static int rt_perfcount_irq;
61 static inline void rt_intc_w32(u32 val, unsigned reg)
63 __raw_writel(val, rt_intc_membase + rt_intc_regs[reg]);
66 static inline u32 rt_intc_r32(unsigned reg)
68 return __raw_readl(rt_intc_membase + rt_intc_regs[reg]);
71 static void ralink_intc_irq_unmask(struct irq_data *d)
73 rt_intc_w32(BIT(d->hwirq), INTC_REG_ENABLE);
76 static void ralink_intc_irq_mask(struct irq_data *d)
78 rt_intc_w32(BIT(d->hwirq), INTC_REG_DISABLE);
81 static struct irq_chip ralink_intc_irq_chip = {
82 .name = "INTC",
83 .irq_unmask = ralink_intc_irq_unmask,
84 .irq_mask = ralink_intc_irq_mask,
85 .irq_mask_ack = ralink_intc_irq_mask,
88 int get_c0_perfcount_int(void)
90 return rt_perfcount_irq;
92 EXPORT_SYMBOL_GPL(get_c0_perfcount_int);
94 unsigned int get_c0_compare_int(void)
96 return CP0_LEGACY_COMPARE_IRQ;
99 static void ralink_intc_irq_handler(unsigned int irq, struct irq_desc *desc)
101 u32 pending = rt_intc_r32(INTC_REG_STATUS0);
103 if (pending) {
104 struct irq_domain *domain = irq_get_handler_data(irq);
105 generic_handle_irq(irq_find_mapping(domain, __ffs(pending)));
106 } else {
107 spurious_interrupt();
111 asmlinkage void plat_irq_dispatch(void)
113 unsigned long pending;
115 pending = read_c0_status() & read_c0_cause() & ST0_IM;
117 if (pending & STATUSF_IP7)
118 do_IRQ(RALINK_CPU_IRQ_COUNTER);
120 else if (pending & STATUSF_IP5)
121 do_IRQ(RALINK_CPU_IRQ_FE);
123 else if (pending & STATUSF_IP6)
124 do_IRQ(RALINK_CPU_IRQ_WIFI);
126 else if (pending & STATUSF_IP4)
127 do_IRQ(RALINK_CPU_IRQ_PCI);
129 else if (pending & STATUSF_IP2)
130 do_IRQ(RALINK_CPU_IRQ_INTC);
132 else
133 spurious_interrupt();
136 static int intc_map(struct irq_domain *d, unsigned int irq, irq_hw_number_t hw)
138 irq_set_chip_and_handler(irq, &ralink_intc_irq_chip, handle_level_irq);
140 return 0;
143 static const struct irq_domain_ops irq_domain_ops = {
144 .xlate = irq_domain_xlate_onecell,
145 .map = intc_map,
148 static int __init intc_of_init(struct device_node *node,
149 struct device_node *parent)
151 struct resource res;
152 struct irq_domain *domain;
153 int irq;
155 if (!of_property_read_u32_array(node, "ralink,intc-registers",
156 rt_intc_regs, 6))
157 pr_info("intc: using register map from devicetree\n");
159 irq = irq_of_parse_and_map(node, 0);
160 if (!irq)
161 panic("Failed to get INTC IRQ");
163 if (of_address_to_resource(node, 0, &res))
164 panic("Failed to get intc memory range");
166 if (request_mem_region(res.start, resource_size(&res),
167 res.name) < 0)
168 pr_err("Failed to request intc memory");
170 rt_intc_membase = ioremap_nocache(res.start,
171 resource_size(&res));
172 if (!rt_intc_membase)
173 panic("Failed to remap intc memory");
175 /* disable all interrupts */
176 rt_intc_w32(~0, INTC_REG_DISABLE);
178 /* route all INTC interrupts to MIPS HW0 interrupt */
179 rt_intc_w32(0, INTC_REG_TYPE);
181 domain = irq_domain_add_legacy(node, RALINK_INTC_IRQ_COUNT,
182 RALINK_INTC_IRQ_BASE, 0, &irq_domain_ops, NULL);
183 if (!domain)
184 panic("Failed to add irqdomain");
186 rt_intc_w32(INTC_INT_GLOBAL, INTC_REG_ENABLE);
188 irq_set_chained_handler(irq, ralink_intc_irq_handler);
189 irq_set_handler_data(irq, domain);
191 /* tell the kernel which irq is used for performance monitoring */
192 rt_perfcount_irq = irq_create_mapping(domain, 9);
194 return 0;
197 static struct of_device_id __initdata of_irq_ids[] = {
198 { .compatible = "mti,cpu-interrupt-controller", .data = mips_cpu_irq_of_init },
199 { .compatible = "ralink,rt2880-intc", .data = intc_of_init },
203 void __init arch_init_irq(void)
205 of_irq_init(of_irq_ids);