2 * Local APIC handling, local APIC timers
4 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
14 * Mikael Pettersson : PM converted to driver model.
17 #include <linux/perf_event.h>
18 #include <linux/kernel_stat.h>
19 #include <linux/mc146818rtc.h>
20 #include <linux/acpi_pmtmr.h>
21 #include <linux/clockchips.h>
22 #include <linux/interrupt.h>
23 #include <linux/bootmem.h>
24 #include <linux/ftrace.h>
25 #include <linux/ioport.h>
26 #include <linux/module.h>
27 #include <linux/syscore_ops.h>
28 #include <linux/delay.h>
29 #include <linux/timex.h>
30 #include <linux/i8253.h>
31 #include <linux/dmar.h>
32 #include <linux/init.h>
33 #include <linux/cpu.h>
34 #include <linux/dmi.h>
35 #include <linux/smp.h>
38 #include <asm/trace/irq_vectors.h>
39 #include <asm/irq_remapping.h>
40 #include <asm/perf_event.h>
41 #include <asm/x86_init.h>
42 #include <asm/pgalloc.h>
43 #include <linux/atomic.h>
44 #include <asm/mpspec.h>
45 #include <asm/i8259.h>
46 #include <asm/proto.h>
48 #include <asm/io_apic.h>
57 #include <asm/hypervisor.h>
59 unsigned int num_processors
;
61 unsigned disabled_cpus
;
63 /* Processor that is doing the boot up */
64 unsigned int boot_cpu_physical_apicid
= -1U;
65 EXPORT_SYMBOL_GPL(boot_cpu_physical_apicid
);
68 * The highest APIC ID seen during enumeration.
70 static unsigned int max_physical_apicid
;
73 * Bitmask of physically existing CPUs:
75 physid_mask_t phys_cpu_present_map
;
78 * Processor to be disabled specified by kernel parameter
79 * disable_cpu_apicid=<int>, mostly used for the kdump 2nd kernel to
80 * avoid undefined behaviour caused by sending INIT from AP to BSP.
82 static unsigned int disabled_cpu_apicid __read_mostly
= BAD_APICID
;
85 * Map cpu index to physical APIC ID
87 DEFINE_EARLY_PER_CPU_READ_MOSTLY(u16
, x86_cpu_to_apicid
, BAD_APICID
);
88 DEFINE_EARLY_PER_CPU_READ_MOSTLY(u16
, x86_bios_cpu_apicid
, BAD_APICID
);
89 EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid
);
90 EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid
);
95 * On x86_32, the mapping between cpu and logical apicid may vary
96 * depending on apic in use. The following early percpu variable is
97 * used for the mapping. This is where the behaviors of x86_64 and 32
98 * actually diverge. Let's keep it ugly for now.
100 DEFINE_EARLY_PER_CPU_READ_MOSTLY(int, x86_cpu_to_logical_apicid
, BAD_APICID
);
102 /* Local APIC was disabled by the BIOS and enabled by the kernel */
103 static int enabled_via_apicbase
;
106 * Handle interrupt mode configuration register (IMCR).
107 * This register controls whether the interrupt signals
108 * that reach the BSP come from the master PIC or from the
109 * local APIC. Before entering Symmetric I/O Mode, either
110 * the BIOS or the operating system must switch out of
111 * PIC Mode by changing the IMCR.
113 static inline void imcr_pic_to_apic(void)
115 /* select IMCR register */
117 /* NMI and 8259 INTR go through APIC */
121 static inline void imcr_apic_to_pic(void)
123 /* select IMCR register */
125 /* NMI and 8259 INTR go directly to BSP */
131 * Knob to control our willingness to enable the local APIC.
135 static int force_enable_local_apic __initdata
;
138 * APIC command line parameters
140 static int __init
parse_lapic(char *arg
)
142 if (config_enabled(CONFIG_X86_32
) && !arg
)
143 force_enable_local_apic
= 1;
144 else if (arg
&& !strncmp(arg
, "notscdeadline", 13))
145 setup_clear_cpu_cap(X86_FEATURE_TSC_DEADLINE_TIMER
);
148 early_param("lapic", parse_lapic
);
151 static int apic_calibrate_pmtmr __initdata
;
152 static __init
int setup_apicpmtimer(char *s
)
154 apic_calibrate_pmtmr
= 1;
158 __setup("apicpmtimer", setup_apicpmtimer
);
161 unsigned long mp_lapic_addr
;
163 /* Disable local APIC timer from the kernel commandline or via dmi quirk */
164 static int disable_apic_timer __initdata
;
165 /* Local APIC timer works in C2 */
166 int local_apic_timer_c2_ok
;
167 EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok
);
169 int first_system_vector
= FIRST_SYSTEM_VECTOR
;
172 * Debug level, exported for io_apic.c
174 unsigned int apic_verbosity
;
178 /* Have we found an MP table */
179 int smp_found_config
;
181 static struct resource lapic_resource
= {
182 .name
= "Local APIC",
183 .flags
= IORESOURCE_MEM
| IORESOURCE_BUSY
,
186 unsigned int lapic_timer_frequency
= 0;
188 static void apic_pm_activate(void);
190 static unsigned long apic_phys
;
193 * Get the LAPIC version
195 static inline int lapic_get_version(void)
197 return GET_APIC_VERSION(apic_read(APIC_LVR
));
201 * Check, if the APIC is integrated or a separate chip
203 static inline int lapic_is_integrated(void)
208 return APIC_INTEGRATED(lapic_get_version());
213 * Check, whether this is a modern or a first generation APIC
215 static int modern_apic(void)
217 /* AMD systems use old APIC versions, so check the CPU */
218 if (boot_cpu_data
.x86_vendor
== X86_VENDOR_AMD
&&
219 boot_cpu_data
.x86
>= 0xf)
221 return lapic_get_version() >= 0x14;
225 * right after this call apic become NOOP driven
226 * so apic->write/read doesn't do anything
228 static void __init
apic_disable(void)
230 pr_info("APIC: switched to apic NOOP\n");
234 void native_apic_wait_icr_idle(void)
236 while (apic_read(APIC_ICR
) & APIC_ICR_BUSY
)
240 u32
native_safe_apic_wait_icr_idle(void)
247 send_status
= apic_read(APIC_ICR
) & APIC_ICR_BUSY
;
250 inc_irq_stat(icr_read_retry_count
);
252 } while (timeout
++ < 1000);
257 void native_apic_icr_write(u32 low
, u32 id
)
261 local_irq_save(flags
);
262 apic_write(APIC_ICR2
, SET_APIC_DEST_FIELD(id
));
263 apic_write(APIC_ICR
, low
);
264 local_irq_restore(flags
);
267 u64
native_apic_icr_read(void)
271 icr2
= apic_read(APIC_ICR2
);
272 icr1
= apic_read(APIC_ICR
);
274 return icr1
| ((u64
)icr2
<< 32);
279 * get_physical_broadcast - Get number of physical broadcast IDs
281 int get_physical_broadcast(void)
283 return modern_apic() ? 0xff : 0xf;
288 * lapic_get_maxlvt - get the maximum number of local vector table entries
290 int lapic_get_maxlvt(void)
294 v
= apic_read(APIC_LVR
);
296 * - we always have APIC integrated on 64bit mode
297 * - 82489DXs do not report # of LVT entries
299 return APIC_INTEGRATED(GET_APIC_VERSION(v
)) ? GET_APIC_MAXLVT(v
) : 2;
307 #define APIC_DIVISOR 16
308 #define TSC_DIVISOR 32
311 * This function sets up the local APIC timer, with a timeout of
312 * 'clocks' APIC bus clock. During calibration we actually call
313 * this function twice on the boot CPU, once with a bogus timeout
314 * value, second time for real. The other (noncalibrating) CPUs
315 * call this function only once, with the real, calibrated value.
317 * We do reads before writes even if unnecessary, to get around the
318 * P5 APIC double write bug.
320 static void __setup_APIC_LVTT(unsigned int clocks
, int oneshot
, int irqen
)
322 unsigned int lvtt_value
, tmp_value
;
324 lvtt_value
= LOCAL_TIMER_VECTOR
;
326 lvtt_value
|= APIC_LVT_TIMER_PERIODIC
;
327 else if (boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER
))
328 lvtt_value
|= APIC_LVT_TIMER_TSCDEADLINE
;
330 if (!lapic_is_integrated())
331 lvtt_value
|= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV
);
334 lvtt_value
|= APIC_LVT_MASKED
;
336 apic_write(APIC_LVTT
, lvtt_value
);
338 if (lvtt_value
& APIC_LVT_TIMER_TSCDEADLINE
) {
340 * See Intel SDM: TSC-Deadline Mode chapter. In xAPIC mode,
341 * writing to the APIC LVTT and TSC_DEADLINE MSR isn't serialized.
342 * According to Intel, MFENCE can do the serialization here.
344 asm volatile("mfence" : : : "memory");
346 printk_once(KERN_DEBUG
"TSC deadline timer enabled\n");
353 tmp_value
= apic_read(APIC_TDCR
);
354 apic_write(APIC_TDCR
,
355 (tmp_value
& ~(APIC_TDR_DIV_1
| APIC_TDR_DIV_TMBASE
)) |
359 apic_write(APIC_TMICT
, clocks
/ APIC_DIVISOR
);
363 * Setup extended LVT, AMD specific
365 * Software should use the LVT offsets the BIOS provides. The offsets
366 * are determined by the subsystems using it like those for MCE
367 * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts
368 * are supported. Beginning with family 10h at least 4 offsets are
371 * Since the offsets must be consistent for all cores, we keep track
372 * of the LVT offsets in software and reserve the offset for the same
373 * vector also to be used on other cores. An offset is freed by
374 * setting the entry to APIC_EILVT_MASKED.
376 * If the BIOS is right, there should be no conflicts. Otherwise a
377 * "[Firmware Bug]: ..." error message is generated. However, if
378 * software does not properly determines the offsets, it is not
379 * necessarily a BIOS bug.
382 static atomic_t eilvt_offsets
[APIC_EILVT_NR_MAX
];
384 static inline int eilvt_entry_is_changeable(unsigned int old
, unsigned int new)
386 return (old
& APIC_EILVT_MASKED
)
387 || (new == APIC_EILVT_MASKED
)
388 || ((new & ~APIC_EILVT_MASKED
) == old
);
391 static unsigned int reserve_eilvt_offset(int offset
, unsigned int new)
393 unsigned int rsvd
, vector
;
395 if (offset
>= APIC_EILVT_NR_MAX
)
398 rsvd
= atomic_read(&eilvt_offsets
[offset
]);
400 vector
= rsvd
& ~APIC_EILVT_MASKED
; /* 0: unassigned */
401 if (vector
&& !eilvt_entry_is_changeable(vector
, new))
402 /* may not change if vectors are different */
404 rsvd
= atomic_cmpxchg(&eilvt_offsets
[offset
], rsvd
, new);
405 } while (rsvd
!= new);
407 rsvd
&= ~APIC_EILVT_MASKED
;
408 if (rsvd
&& rsvd
!= vector
)
409 pr_info("LVT offset %d assigned for vector 0x%02x\n",
416 * If mask=1, the LVT entry does not generate interrupts while mask=0
417 * enables the vector. See also the BKDGs. Must be called with
418 * preemption disabled.
421 int setup_APIC_eilvt(u8 offset
, u8 vector
, u8 msg_type
, u8 mask
)
423 unsigned long reg
= APIC_EILVTn(offset
);
424 unsigned int new, old
, reserved
;
426 new = (mask
<< 16) | (msg_type
<< 8) | vector
;
427 old
= apic_read(reg
);
428 reserved
= reserve_eilvt_offset(offset
, new);
430 if (reserved
!= new) {
431 pr_err(FW_BUG
"cpu %d, try to use APIC%lX (LVT offset %d) for "
432 "vector 0x%x, but the register is already in use for "
433 "vector 0x%x on another cpu\n",
434 smp_processor_id(), reg
, offset
, new, reserved
);
438 if (!eilvt_entry_is_changeable(old
, new)) {
439 pr_err(FW_BUG
"cpu %d, try to use APIC%lX (LVT offset %d) for "
440 "vector 0x%x, but the register is already in use for "
441 "vector 0x%x on this cpu\n",
442 smp_processor_id(), reg
, offset
, new, old
);
446 apic_write(reg
, new);
450 EXPORT_SYMBOL_GPL(setup_APIC_eilvt
);
453 * Program the next event, relative to now
455 static int lapic_next_event(unsigned long delta
,
456 struct clock_event_device
*evt
)
458 apic_write(APIC_TMICT
, delta
);
462 static int lapic_next_deadline(unsigned long delta
,
463 struct clock_event_device
*evt
)
468 wrmsrl(MSR_IA32_TSC_DEADLINE
, tsc
+ (((u64
) delta
) * TSC_DIVISOR
));
473 * Setup the lapic timer in periodic or oneshot mode
475 static void lapic_timer_setup(enum clock_event_mode mode
,
476 struct clock_event_device
*evt
)
481 /* Lapic used as dummy for broadcast ? */
482 if (evt
->features
& CLOCK_EVT_FEAT_DUMMY
)
485 local_irq_save(flags
);
488 case CLOCK_EVT_MODE_PERIODIC
:
489 case CLOCK_EVT_MODE_ONESHOT
:
490 __setup_APIC_LVTT(lapic_timer_frequency
,
491 mode
!= CLOCK_EVT_MODE_PERIODIC
, 1);
493 case CLOCK_EVT_MODE_UNUSED
:
494 case CLOCK_EVT_MODE_SHUTDOWN
:
495 v
= apic_read(APIC_LVTT
);
496 v
|= (APIC_LVT_MASKED
| LOCAL_TIMER_VECTOR
);
497 apic_write(APIC_LVTT
, v
);
498 apic_write(APIC_TMICT
, 0);
500 case CLOCK_EVT_MODE_RESUME
:
501 /* Nothing to do here */
505 local_irq_restore(flags
);
509 * Local APIC timer broadcast function
511 static void lapic_timer_broadcast(const struct cpumask
*mask
)
514 apic
->send_IPI_mask(mask
, LOCAL_TIMER_VECTOR
);
520 * The local apic timer can be used for any function which is CPU local.
522 static struct clock_event_device lapic_clockevent
= {
524 .features
= CLOCK_EVT_FEAT_PERIODIC
| CLOCK_EVT_FEAT_ONESHOT
525 | CLOCK_EVT_FEAT_C3STOP
| CLOCK_EVT_FEAT_DUMMY
,
527 .set_mode
= lapic_timer_setup
,
528 .set_next_event
= lapic_next_event
,
529 .broadcast
= lapic_timer_broadcast
,
533 static DEFINE_PER_CPU(struct clock_event_device
, lapic_events
);
536 * Setup the local APIC timer for this CPU. Copy the initialized values
537 * of the boot CPU and register the clock event in the framework.
539 static void setup_APIC_timer(void)
541 struct clock_event_device
*levt
= this_cpu_ptr(&lapic_events
);
543 if (this_cpu_has(X86_FEATURE_ARAT
)) {
544 lapic_clockevent
.features
&= ~CLOCK_EVT_FEAT_C3STOP
;
545 /* Make LAPIC timer preferrable over percpu HPET */
546 lapic_clockevent
.rating
= 150;
549 memcpy(levt
, &lapic_clockevent
, sizeof(*levt
));
550 levt
->cpumask
= cpumask_of(smp_processor_id());
552 if (this_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER
)) {
553 levt
->features
&= ~(CLOCK_EVT_FEAT_PERIODIC
|
554 CLOCK_EVT_FEAT_DUMMY
);
555 levt
->set_next_event
= lapic_next_deadline
;
556 clockevents_config_and_register(levt
,
557 (tsc_khz
/ TSC_DIVISOR
) * 1000,
560 clockevents_register_device(levt
);
564 * In this functions we calibrate APIC bus clocks to the external timer.
566 * We want to do the calibration only once since we want to have local timer
567 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
570 * This was previously done by reading the PIT/HPET and waiting for a wrap
571 * around to find out, that a tick has elapsed. I have a box, where the PIT
572 * readout is broken, so it never gets out of the wait loop again. This was
573 * also reported by others.
575 * Monitoring the jiffies value is inaccurate and the clockevents
576 * infrastructure allows us to do a simple substitution of the interrupt
579 * The calibration routine also uses the pm_timer when possible, as the PIT
580 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
581 * back to normal later in the boot process).
584 #define LAPIC_CAL_LOOPS (HZ/10)
586 static __initdata
int lapic_cal_loops
= -1;
587 static __initdata
long lapic_cal_t1
, lapic_cal_t2
;
588 static __initdata
unsigned long long lapic_cal_tsc1
, lapic_cal_tsc2
;
589 static __initdata
unsigned long lapic_cal_pm1
, lapic_cal_pm2
;
590 static __initdata
unsigned long lapic_cal_j1
, lapic_cal_j2
;
593 * Temporary interrupt handler.
595 static void __init
lapic_cal_handler(struct clock_event_device
*dev
)
597 unsigned long long tsc
= 0;
598 long tapic
= apic_read(APIC_TMCCT
);
599 unsigned long pm
= acpi_pm_read_early();
604 switch (lapic_cal_loops
++) {
606 lapic_cal_t1
= tapic
;
607 lapic_cal_tsc1
= tsc
;
609 lapic_cal_j1
= jiffies
;
612 case LAPIC_CAL_LOOPS
:
613 lapic_cal_t2
= tapic
;
614 lapic_cal_tsc2
= tsc
;
615 if (pm
< lapic_cal_pm1
)
616 pm
+= ACPI_PM_OVRRUN
;
618 lapic_cal_j2
= jiffies
;
624 calibrate_by_pmtimer(long deltapm
, long *delta
, long *deltatsc
)
626 const long pm_100ms
= PMTMR_TICKS_PER_SEC
/ 10;
627 const long pm_thresh
= pm_100ms
/ 100;
631 #ifndef CONFIG_X86_PM_TIMER
635 apic_printk(APIC_VERBOSE
, "... PM-Timer delta = %ld\n", deltapm
);
637 /* Check, if the PM timer is available */
641 mult
= clocksource_hz2mult(PMTMR_TICKS_PER_SEC
, 22);
643 if (deltapm
> (pm_100ms
- pm_thresh
) &&
644 deltapm
< (pm_100ms
+ pm_thresh
)) {
645 apic_printk(APIC_VERBOSE
, "... PM-Timer result ok\n");
649 res
= (((u64
)deltapm
) * mult
) >> 22;
650 do_div(res
, 1000000);
651 pr_warning("APIC calibration not consistent "
652 "with PM-Timer: %ldms instead of 100ms\n",(long)res
);
654 /* Correct the lapic counter value */
655 res
= (((u64
)(*delta
)) * pm_100ms
);
656 do_div(res
, deltapm
);
657 pr_info("APIC delta adjusted to PM-Timer: "
658 "%lu (%ld)\n", (unsigned long)res
, *delta
);
661 /* Correct the tsc counter value */
663 res
= (((u64
)(*deltatsc
)) * pm_100ms
);
664 do_div(res
, deltapm
);
665 apic_printk(APIC_VERBOSE
, "TSC delta adjusted to "
666 "PM-Timer: %lu (%ld)\n",
667 (unsigned long)res
, *deltatsc
);
668 *deltatsc
= (long)res
;
674 static int __init
calibrate_APIC_clock(void)
676 struct clock_event_device
*levt
= this_cpu_ptr(&lapic_events
);
677 void (*real_handler
)(struct clock_event_device
*dev
);
678 unsigned long deltaj
;
679 long delta
, deltatsc
;
680 int pm_referenced
= 0;
683 * check if lapic timer has already been calibrated by platform
684 * specific routine, such as tsc calibration code. if so, we just fill
685 * in the clockevent structure and return.
688 if (boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER
)) {
690 } else if (lapic_timer_frequency
) {
691 apic_printk(APIC_VERBOSE
, "lapic timer already calibrated %d\n",
692 lapic_timer_frequency
);
693 lapic_clockevent
.mult
= div_sc(lapic_timer_frequency
/APIC_DIVISOR
,
694 TICK_NSEC
, lapic_clockevent
.shift
);
695 lapic_clockevent
.max_delta_ns
=
696 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent
);
697 lapic_clockevent
.min_delta_ns
=
698 clockevent_delta2ns(0xF, &lapic_clockevent
);
699 lapic_clockevent
.features
&= ~CLOCK_EVT_FEAT_DUMMY
;
703 apic_printk(APIC_VERBOSE
, "Using local APIC timer interrupts.\n"
704 "calibrating APIC timer ...\n");
708 /* Replace the global interrupt handler */
709 real_handler
= global_clock_event
->event_handler
;
710 global_clock_event
->event_handler
= lapic_cal_handler
;
713 * Setup the APIC counter to maximum. There is no way the lapic
714 * can underflow in the 100ms detection time frame
716 __setup_APIC_LVTT(0xffffffff, 0, 0);
718 /* Let the interrupts run */
721 while (lapic_cal_loops
<= LAPIC_CAL_LOOPS
)
726 /* Restore the real event handler */
727 global_clock_event
->event_handler
= real_handler
;
729 /* Build delta t1-t2 as apic timer counts down */
730 delta
= lapic_cal_t1
- lapic_cal_t2
;
731 apic_printk(APIC_VERBOSE
, "... lapic delta = %ld\n", delta
);
733 deltatsc
= (long)(lapic_cal_tsc2
- lapic_cal_tsc1
);
735 /* we trust the PM based calibration if possible */
736 pm_referenced
= !calibrate_by_pmtimer(lapic_cal_pm2
- lapic_cal_pm1
,
739 /* Calculate the scaled math multiplication factor */
740 lapic_clockevent
.mult
= div_sc(delta
, TICK_NSEC
* LAPIC_CAL_LOOPS
,
741 lapic_clockevent
.shift
);
742 lapic_clockevent
.max_delta_ns
=
743 clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent
);
744 lapic_clockevent
.min_delta_ns
=
745 clockevent_delta2ns(0xF, &lapic_clockevent
);
747 lapic_timer_frequency
= (delta
* APIC_DIVISOR
) / LAPIC_CAL_LOOPS
;
749 apic_printk(APIC_VERBOSE
, "..... delta %ld\n", delta
);
750 apic_printk(APIC_VERBOSE
, "..... mult: %u\n", lapic_clockevent
.mult
);
751 apic_printk(APIC_VERBOSE
, "..... calibration result: %u\n",
752 lapic_timer_frequency
);
755 apic_printk(APIC_VERBOSE
, "..... CPU clock speed is "
757 (deltatsc
/ LAPIC_CAL_LOOPS
) / (1000000 / HZ
),
758 (deltatsc
/ LAPIC_CAL_LOOPS
) % (1000000 / HZ
));
761 apic_printk(APIC_VERBOSE
, "..... host bus clock speed is "
763 lapic_timer_frequency
/ (1000000 / HZ
),
764 lapic_timer_frequency
% (1000000 / HZ
));
767 * Do a sanity check on the APIC calibration result
769 if (lapic_timer_frequency
< (1000000 / HZ
)) {
771 pr_warning("APIC frequency too slow, disabling apic timer\n");
775 levt
->features
&= ~CLOCK_EVT_FEAT_DUMMY
;
778 * PM timer calibration failed or not turned on
779 * so lets try APIC timer based calibration
781 if (!pm_referenced
) {
782 apic_printk(APIC_VERBOSE
, "... verify APIC timer\n");
785 * Setup the apic timer manually
787 levt
->event_handler
= lapic_cal_handler
;
788 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC
, levt
);
789 lapic_cal_loops
= -1;
791 /* Let the interrupts run */
794 while (lapic_cal_loops
<= LAPIC_CAL_LOOPS
)
797 /* Stop the lapic timer */
798 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN
, levt
);
801 deltaj
= lapic_cal_j2
- lapic_cal_j1
;
802 apic_printk(APIC_VERBOSE
, "... jiffies delta = %lu\n", deltaj
);
804 /* Check, if the jiffies result is consistent */
805 if (deltaj
>= LAPIC_CAL_LOOPS
-2 && deltaj
<= LAPIC_CAL_LOOPS
+2)
806 apic_printk(APIC_VERBOSE
, "... jiffies result ok\n");
808 levt
->features
|= CLOCK_EVT_FEAT_DUMMY
;
812 if (levt
->features
& CLOCK_EVT_FEAT_DUMMY
) {
813 pr_warning("APIC timer disabled due to verification failure\n");
821 * Setup the boot APIC
823 * Calibrate and verify the result.
825 void __init
setup_boot_APIC_clock(void)
828 * The local apic timer can be disabled via the kernel
829 * commandline or from the CPU detection code. Register the lapic
830 * timer as a dummy clock event source on SMP systems, so the
831 * broadcast mechanism is used. On UP systems simply ignore it.
833 if (disable_apic_timer
) {
834 pr_info("Disabling APIC timer\n");
835 /* No broadcast on UP ! */
836 if (num_possible_cpus() > 1) {
837 lapic_clockevent
.mult
= 1;
843 if (calibrate_APIC_clock()) {
844 /* No broadcast on UP ! */
845 if (num_possible_cpus() > 1)
851 * If nmi_watchdog is set to IO_APIC, we need the
852 * PIT/HPET going. Otherwise register lapic as a dummy
855 lapic_clockevent
.features
&= ~CLOCK_EVT_FEAT_DUMMY
;
857 /* Setup the lapic or request the broadcast */
861 void setup_secondary_APIC_clock(void)
867 * The guts of the apic timer interrupt
869 static void local_apic_timer_interrupt(void)
871 int cpu
= smp_processor_id();
872 struct clock_event_device
*evt
= &per_cpu(lapic_events
, cpu
);
875 * Normally we should not be here till LAPIC has been initialized but
876 * in some cases like kdump, its possible that there is a pending LAPIC
877 * timer interrupt from previous kernel's context and is delivered in
878 * new kernel the moment interrupts are enabled.
880 * Interrupts are enabled early and LAPIC is setup much later, hence
881 * its possible that when we get here evt->event_handler is NULL.
882 * Check for event_handler being NULL and discard the interrupt as
885 if (!evt
->event_handler
) {
886 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu
);
888 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN
, evt
);
893 * the NMI deadlock-detector uses this.
895 inc_irq_stat(apic_timer_irqs
);
897 evt
->event_handler(evt
);
901 * Local APIC timer interrupt. This is the most natural way for doing
902 * local interrupts, but local timer interrupts can be emulated by
903 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
905 * [ if a single-CPU system runs an SMP kernel then we call the local
906 * interrupt as well. Thus we cannot inline the local irq ... ]
908 __visible
void __irq_entry
smp_apic_timer_interrupt(struct pt_regs
*regs
)
910 struct pt_regs
*old_regs
= set_irq_regs(regs
);
913 * NOTE! We'd better ACK the irq immediately,
914 * because timer handling can be slow.
916 * update_process_times() expects us to have done irq_enter().
917 * Besides, if we don't timer interrupts ignore the global
918 * interrupt lock, which is the WrongThing (tm) to do.
921 local_apic_timer_interrupt();
924 set_irq_regs(old_regs
);
927 __visible
void __irq_entry
smp_trace_apic_timer_interrupt(struct pt_regs
*regs
)
929 struct pt_regs
*old_regs
= set_irq_regs(regs
);
932 * NOTE! We'd better ACK the irq immediately,
933 * because timer handling can be slow.
935 * update_process_times() expects us to have done irq_enter().
936 * Besides, if we don't timer interrupts ignore the global
937 * interrupt lock, which is the WrongThing (tm) to do.
940 trace_local_timer_entry(LOCAL_TIMER_VECTOR
);
941 local_apic_timer_interrupt();
942 trace_local_timer_exit(LOCAL_TIMER_VECTOR
);
945 set_irq_regs(old_regs
);
948 int setup_profiling_timer(unsigned int multiplier
)
954 * Local APIC start and shutdown
958 * clear_local_APIC - shutdown the local APIC
960 * This is called, when a CPU is disabled and before rebooting, so the state of
961 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
962 * leftovers during boot.
964 void clear_local_APIC(void)
969 /* APIC hasn't been mapped yet */
970 if (!x2apic_mode
&& !apic_phys
)
973 maxlvt
= lapic_get_maxlvt();
975 * Masking an LVT entry can trigger a local APIC error
976 * if the vector is zero. Mask LVTERR first to prevent this.
979 v
= ERROR_APIC_VECTOR
; /* any non-zero vector will do */
980 apic_write(APIC_LVTERR
, v
| APIC_LVT_MASKED
);
983 * Careful: we have to set masks only first to deassert
984 * any level-triggered sources.
986 v
= apic_read(APIC_LVTT
);
987 apic_write(APIC_LVTT
, v
| APIC_LVT_MASKED
);
988 v
= apic_read(APIC_LVT0
);
989 apic_write(APIC_LVT0
, v
| APIC_LVT_MASKED
);
990 v
= apic_read(APIC_LVT1
);
991 apic_write(APIC_LVT1
, v
| APIC_LVT_MASKED
);
993 v
= apic_read(APIC_LVTPC
);
994 apic_write(APIC_LVTPC
, v
| APIC_LVT_MASKED
);
997 /* lets not touch this if we didn't frob it */
998 #ifdef CONFIG_X86_THERMAL_VECTOR
1000 v
= apic_read(APIC_LVTTHMR
);
1001 apic_write(APIC_LVTTHMR
, v
| APIC_LVT_MASKED
);
1004 #ifdef CONFIG_X86_MCE_INTEL
1006 v
= apic_read(APIC_LVTCMCI
);
1007 if (!(v
& APIC_LVT_MASKED
))
1008 apic_write(APIC_LVTCMCI
, v
| APIC_LVT_MASKED
);
1013 * Clean APIC state for other OSs:
1015 apic_write(APIC_LVTT
, APIC_LVT_MASKED
);
1016 apic_write(APIC_LVT0
, APIC_LVT_MASKED
);
1017 apic_write(APIC_LVT1
, APIC_LVT_MASKED
);
1019 apic_write(APIC_LVTERR
, APIC_LVT_MASKED
);
1021 apic_write(APIC_LVTPC
, APIC_LVT_MASKED
);
1023 /* Integrated APIC (!82489DX) ? */
1024 if (lapic_is_integrated()) {
1026 /* Clear ESR due to Pentium errata 3AP and 11AP */
1027 apic_write(APIC_ESR
, 0);
1028 apic_read(APIC_ESR
);
1033 * disable_local_APIC - clear and disable the local APIC
1035 void disable_local_APIC(void)
1039 /* APIC hasn't been mapped yet */
1040 if (!x2apic_mode
&& !apic_phys
)
1046 * Disable APIC (implies clearing of registers
1049 value
= apic_read(APIC_SPIV
);
1050 value
&= ~APIC_SPIV_APIC_ENABLED
;
1051 apic_write(APIC_SPIV
, value
);
1053 #ifdef CONFIG_X86_32
1055 * When LAPIC was disabled by the BIOS and enabled by the kernel,
1056 * restore the disabled state.
1058 if (enabled_via_apicbase
) {
1061 rdmsr(MSR_IA32_APICBASE
, l
, h
);
1062 l
&= ~MSR_IA32_APICBASE_ENABLE
;
1063 wrmsr(MSR_IA32_APICBASE
, l
, h
);
1069 * If Linux enabled the LAPIC against the BIOS default disable it down before
1070 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
1071 * not power-off. Additionally clear all LVT entries before disable_local_APIC
1072 * for the case where Linux didn't enable the LAPIC.
1074 void lapic_shutdown(void)
1076 unsigned long flags
;
1078 if (!cpu_has_apic
&& !apic_from_smp_config())
1081 local_irq_save(flags
);
1083 #ifdef CONFIG_X86_32
1084 if (!enabled_via_apicbase
)
1088 disable_local_APIC();
1091 local_irq_restore(flags
);
1095 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1097 void __init
sync_Arb_IDs(void)
1100 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1103 if (modern_apic() || boot_cpu_data
.x86_vendor
== X86_VENDOR_AMD
)
1109 apic_wait_icr_idle();
1111 apic_printk(APIC_DEBUG
, "Synchronizing Arb IDs.\n");
1112 apic_write(APIC_ICR
, APIC_DEST_ALLINC
|
1113 APIC_INT_LEVELTRIG
| APIC_DM_INIT
);
1117 * An initial setup of the virtual wire mode.
1119 void __init
init_bsp_APIC(void)
1124 * Don't do the setup now if we have a SMP BIOS as the
1125 * through-I/O-APIC virtual wire mode might be active.
1127 if (smp_found_config
|| !cpu_has_apic
)
1131 * Do not trust the local APIC being empty at bootup.
1138 value
= apic_read(APIC_SPIV
);
1139 value
&= ~APIC_VECTOR_MASK
;
1140 value
|= APIC_SPIV_APIC_ENABLED
;
1142 #ifdef CONFIG_X86_32
1143 /* This bit is reserved on P4/Xeon and should be cleared */
1144 if ((boot_cpu_data
.x86_vendor
== X86_VENDOR_INTEL
) &&
1145 (boot_cpu_data
.x86
== 15))
1146 value
&= ~APIC_SPIV_FOCUS_DISABLED
;
1149 value
|= APIC_SPIV_FOCUS_DISABLED
;
1150 value
|= SPURIOUS_APIC_VECTOR
;
1151 apic_write(APIC_SPIV
, value
);
1154 * Set up the virtual wire mode.
1156 apic_write(APIC_LVT0
, APIC_DM_EXTINT
);
1157 value
= APIC_DM_NMI
;
1158 if (!lapic_is_integrated()) /* 82489DX */
1159 value
|= APIC_LVT_LEVEL_TRIGGER
;
1160 apic_write(APIC_LVT1
, value
);
1163 static void lapic_setup_esr(void)
1165 unsigned int oldvalue
, value
, maxlvt
;
1167 if (!lapic_is_integrated()) {
1168 pr_info("No ESR for 82489DX.\n");
1172 if (apic
->disable_esr
) {
1174 * Something untraceable is creating bad interrupts on
1175 * secondary quads ... for the moment, just leave the
1176 * ESR disabled - we can't do anything useful with the
1177 * errors anyway - mbligh
1179 pr_info("Leaving ESR disabled.\n");
1183 maxlvt
= lapic_get_maxlvt();
1184 if (maxlvt
> 3) /* Due to the Pentium erratum 3AP. */
1185 apic_write(APIC_ESR
, 0);
1186 oldvalue
= apic_read(APIC_ESR
);
1188 /* enables sending errors */
1189 value
= ERROR_APIC_VECTOR
;
1190 apic_write(APIC_LVTERR
, value
);
1193 * spec says clear errors after enabling vector.
1196 apic_write(APIC_ESR
, 0);
1197 value
= apic_read(APIC_ESR
);
1198 if (value
!= oldvalue
)
1199 apic_printk(APIC_VERBOSE
, "ESR value before enabling "
1200 "vector: 0x%08x after: 0x%08x\n",
1205 * setup_local_APIC - setup the local APIC
1207 * Used to setup local APIC while initializing BSP or bringin up APs.
1208 * Always called with preemption disabled.
1210 void setup_local_APIC(void)
1212 int cpu
= smp_processor_id();
1213 unsigned int value
, queued
;
1214 int i
, j
, acked
= 0;
1215 unsigned long long tsc
= 0, ntsc
;
1216 long long max_loops
= cpu_khz
? cpu_khz
: 1000000;
1222 disable_ioapic_support();
1226 #ifdef CONFIG_X86_32
1227 /* Pound the ESR really hard over the head with a big hammer - mbligh */
1228 if (lapic_is_integrated() && apic
->disable_esr
) {
1229 apic_write(APIC_ESR
, 0);
1230 apic_write(APIC_ESR
, 0);
1231 apic_write(APIC_ESR
, 0);
1232 apic_write(APIC_ESR
, 0);
1235 perf_events_lapic_init();
1238 * Double-check whether this APIC is really registered.
1239 * This is meaningless in clustered apic mode, so we skip it.
1241 BUG_ON(!apic
->apic_id_registered());
1244 * Intel recommends to set DFR, LDR and TPR before enabling
1245 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1246 * document number 292116). So here it goes...
1248 apic
->init_apic_ldr();
1250 #ifdef CONFIG_X86_32
1252 * APIC LDR is initialized. If logical_apicid mapping was
1253 * initialized during get_smp_config(), make sure it matches the
1256 i
= early_per_cpu(x86_cpu_to_logical_apicid
, cpu
);
1257 WARN_ON(i
!= BAD_APICID
&& i
!= logical_smp_processor_id());
1258 /* always use the value from LDR */
1259 early_per_cpu(x86_cpu_to_logical_apicid
, cpu
) =
1260 logical_smp_processor_id();
1264 * Set Task Priority to 'accept all'. We never change this
1267 value
= apic_read(APIC_TASKPRI
);
1268 value
&= ~APIC_TPRI_MASK
;
1269 apic_write(APIC_TASKPRI
, value
);
1272 * After a crash, we no longer service the interrupts and a pending
1273 * interrupt from previous kernel might still have ISR bit set.
1275 * Most probably by now CPU has serviced that pending interrupt and
1276 * it might not have done the ack_APIC_irq() because it thought,
1277 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1278 * does not clear the ISR bit and cpu thinks it has already serivced
1279 * the interrupt. Hence a vector might get locked. It was noticed
1280 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1284 for (i
= APIC_ISR_NR
- 1; i
>= 0; i
--)
1285 queued
|= apic_read(APIC_IRR
+ i
*0x10);
1287 for (i
= APIC_ISR_NR
- 1; i
>= 0; i
--) {
1288 value
= apic_read(APIC_ISR
+ i
*0x10);
1289 for (j
= 31; j
>= 0; j
--) {
1290 if (value
& (1<<j
)) {
1297 printk(KERN_ERR
"LAPIC pending interrupts after %d EOI\n",
1302 if (cpu_has_tsc
&& cpu_khz
) {
1304 max_loops
= (cpu_khz
<< 10) - (ntsc
- tsc
);
1308 } while (queued
&& max_loops
> 0);
1309 WARN_ON(max_loops
<= 0);
1312 * Now that we are all set up, enable the APIC
1314 value
= apic_read(APIC_SPIV
);
1315 value
&= ~APIC_VECTOR_MASK
;
1319 value
|= APIC_SPIV_APIC_ENABLED
;
1321 #ifdef CONFIG_X86_32
1323 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1324 * certain networking cards. If high frequency interrupts are
1325 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1326 * entry is masked/unmasked at a high rate as well then sooner or
1327 * later IOAPIC line gets 'stuck', no more interrupts are received
1328 * from the device. If focus CPU is disabled then the hang goes
1331 * [ This bug can be reproduced easily with a level-triggered
1332 * PCI Ne2000 networking cards and PII/PIII processors, dual
1336 * Actually disabling the focus CPU check just makes the hang less
1337 * frequent as it makes the interrupt distributon model be more
1338 * like LRU than MRU (the short-term load is more even across CPUs).
1339 * See also the comment in end_level_ioapic_irq(). --macro
1343 * - enable focus processor (bit==0)
1344 * - 64bit mode always use processor focus
1345 * so no need to set it
1347 value
&= ~APIC_SPIV_FOCUS_DISABLED
;
1351 * Set spurious IRQ vector
1353 value
|= SPURIOUS_APIC_VECTOR
;
1354 apic_write(APIC_SPIV
, value
);
1357 * Set up LVT0, LVT1:
1359 * set up through-local-APIC on the BP's LINT0. This is not
1360 * strictly necessary in pure symmetric-IO mode, but sometimes
1361 * we delegate interrupts to the 8259A.
1364 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1366 value
= apic_read(APIC_LVT0
) & APIC_LVT_MASKED
;
1367 if (!cpu
&& (pic_mode
|| !value
)) {
1368 value
= APIC_DM_EXTINT
;
1369 apic_printk(APIC_VERBOSE
, "enabled ExtINT on CPU#%d\n", cpu
);
1371 value
= APIC_DM_EXTINT
| APIC_LVT_MASKED
;
1372 apic_printk(APIC_VERBOSE
, "masked ExtINT on CPU#%d\n", cpu
);
1374 apic_write(APIC_LVT0
, value
);
1377 * only the BP should see the LINT1 NMI signal, obviously.
1380 value
= APIC_DM_NMI
;
1382 value
= APIC_DM_NMI
| APIC_LVT_MASKED
;
1383 if (!lapic_is_integrated()) /* 82489DX */
1384 value
|= APIC_LVT_LEVEL_TRIGGER
;
1385 apic_write(APIC_LVT1
, value
);
1387 #ifdef CONFIG_X86_MCE_INTEL
1388 /* Recheck CMCI information after local APIC is up on CPU #0 */
1394 static void end_local_APIC_setup(void)
1398 #ifdef CONFIG_X86_32
1401 /* Disable the local apic timer */
1402 value
= apic_read(APIC_LVTT
);
1403 value
|= (APIC_LVT_MASKED
| LOCAL_TIMER_VECTOR
);
1404 apic_write(APIC_LVTT
, value
);
1412 * APIC setup function for application processors. Called from smpboot.c
1414 void apic_ap_setup(void)
1417 end_local_APIC_setup();
1420 #ifdef CONFIG_X86_X2APIC
1428 static int x2apic_state
;
1430 static inline void __x2apic_disable(void)
1437 rdmsrl(MSR_IA32_APICBASE
, msr
);
1438 if (!(msr
& X2APIC_ENABLE
))
1440 /* Disable xapic and x2apic first and then reenable xapic mode */
1441 wrmsrl(MSR_IA32_APICBASE
, msr
& ~(X2APIC_ENABLE
| XAPIC_ENABLE
));
1442 wrmsrl(MSR_IA32_APICBASE
, msr
& ~X2APIC_ENABLE
);
1443 printk_once(KERN_INFO
"x2apic disabled\n");
1446 static inline void __x2apic_enable(void)
1450 rdmsrl(MSR_IA32_APICBASE
, msr
);
1451 if (msr
& X2APIC_ENABLE
)
1453 wrmsrl(MSR_IA32_APICBASE
, msr
| X2APIC_ENABLE
);
1454 printk_once(KERN_INFO
"x2apic enabled\n");
1457 static int __init
setup_nox2apic(char *str
)
1459 if (x2apic_enabled()) {
1460 int apicid
= native_apic_msr_read(APIC_ID
);
1462 if (apicid
>= 255) {
1463 pr_warning("Apicid: %08x, cannot enforce nox2apic\n",
1467 pr_warning("x2apic already enabled.\n");
1470 setup_clear_cpu_cap(X86_FEATURE_X2APIC
);
1471 x2apic_state
= X2APIC_DISABLED
;
1475 early_param("nox2apic", setup_nox2apic
);
1477 /* Called from cpu_init() to enable x2apic on (secondary) cpus */
1478 void x2apic_setup(void)
1481 * If x2apic is not in ON state, disable it if already enabled
1484 if (x2apic_state
!= X2APIC_ON
) {
1491 static __init
void x2apic_disable(void)
1493 u32 x2apic_id
, state
= x2apic_state
;
1496 x2apic_state
= X2APIC_DISABLED
;
1498 if (state
!= X2APIC_ON
)
1501 x2apic_id
= read_apic_id();
1502 if (x2apic_id
>= 255)
1503 panic("Cannot disable x2apic, id: %08x\n", x2apic_id
);
1506 register_lapic_address(mp_lapic_addr
);
1509 static __init
void x2apic_enable(void)
1511 if (x2apic_state
!= X2APIC_OFF
)
1515 x2apic_state
= X2APIC_ON
;
1519 static __init
void try_to_enable_x2apic(int remap_mode
)
1521 if (x2apic_state
== X2APIC_DISABLED
)
1524 if (remap_mode
!= IRQ_REMAP_X2APIC_MODE
) {
1525 /* IR is required if there is APIC ID > 255 even when running
1528 if (max_physical_apicid
> 255 ||
1529 !hypervisor_x2apic_available()) {
1530 pr_info("x2apic: IRQ remapping doesn't support X2APIC mode\n");
1536 * without IR all CPUs can be addressed by IOAPIC/MSI
1537 * only in physical mode
1544 void __init
check_x2apic(void)
1546 if (x2apic_enabled()) {
1547 pr_info("x2apic: enabled by BIOS, switching to x2apic ops\n");
1549 x2apic_state
= X2APIC_ON
;
1550 } else if (!cpu_has_x2apic
) {
1551 x2apic_state
= X2APIC_DISABLED
;
1554 #else /* CONFIG_X86_X2APIC */
1555 static int __init
validate_x2apic(void)
1557 if (!apic_is_x2apic_enabled())
1560 * Checkme: Can we simply turn off x2apic here instead of panic?
1562 panic("BIOS has enabled x2apic but kernel doesn't support x2apic, please disable x2apic in BIOS.\n");
1564 early_initcall(validate_x2apic
);
1566 static inline void try_to_enable_x2apic(int remap_mode
) { }
1567 static inline void __x2apic_enable(void) { }
1568 #endif /* !CONFIG_X86_X2APIC */
1570 static int __init
try_to_enable_IR(void)
1572 #ifdef CONFIG_X86_IO_APIC
1573 if (!x2apic_enabled() && skip_ioapic_setup
) {
1574 pr_info("Not enabling interrupt remapping due to skipped IO-APIC setup\n");
1578 return irq_remapping_enable();
1581 void __init
enable_IR_x2apic(void)
1583 unsigned long flags
;
1586 ir_stat
= irq_remapping_prepare();
1587 if (ir_stat
< 0 && !x2apic_supported())
1590 ret
= save_ioapic_entries();
1592 pr_info("Saving IO-APIC state failed: %d\n", ret
);
1596 local_irq_save(flags
);
1597 legacy_pic
->mask_all();
1598 mask_ioapic_entries();
1600 /* If irq_remapping_prepare() succeded, try to enable it */
1602 ir_stat
= try_to_enable_IR();
1603 /* ir_stat contains the remap mode or an error code */
1604 try_to_enable_x2apic(ir_stat
);
1607 restore_ioapic_entries();
1608 legacy_pic
->restore_mask();
1609 local_irq_restore(flags
);
1612 #ifdef CONFIG_X86_64
1614 * Detect and enable local APICs on non-SMP boards.
1615 * Original code written by Keir Fraser.
1616 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1617 * not correctly set up (usually the APIC timer won't work etc.)
1619 static int __init
detect_init_APIC(void)
1621 if (!cpu_has_apic
) {
1622 pr_info("No local APIC present\n");
1626 mp_lapic_addr
= APIC_DEFAULT_PHYS_BASE
;
1631 static int __init
apic_verify(void)
1636 * The APIC feature bit should now be enabled
1639 features
= cpuid_edx(1);
1640 if (!(features
& (1 << X86_FEATURE_APIC
))) {
1641 pr_warning("Could not enable APIC!\n");
1644 set_cpu_cap(&boot_cpu_data
, X86_FEATURE_APIC
);
1645 mp_lapic_addr
= APIC_DEFAULT_PHYS_BASE
;
1647 /* The BIOS may have set up the APIC at some other address */
1648 if (boot_cpu_data
.x86
>= 6) {
1649 rdmsr(MSR_IA32_APICBASE
, l
, h
);
1650 if (l
& MSR_IA32_APICBASE_ENABLE
)
1651 mp_lapic_addr
= l
& MSR_IA32_APICBASE_BASE
;
1654 pr_info("Found and enabled local APIC!\n");
1658 int __init
apic_force_enable(unsigned long addr
)
1666 * Some BIOSes disable the local APIC in the APIC_BASE
1667 * MSR. This can only be done in software for Intel P6 or later
1668 * and AMD K7 (Model > 1) or later.
1670 if (boot_cpu_data
.x86
>= 6) {
1671 rdmsr(MSR_IA32_APICBASE
, l
, h
);
1672 if (!(l
& MSR_IA32_APICBASE_ENABLE
)) {
1673 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
1674 l
&= ~MSR_IA32_APICBASE_BASE
;
1675 l
|= MSR_IA32_APICBASE_ENABLE
| addr
;
1676 wrmsr(MSR_IA32_APICBASE
, l
, h
);
1677 enabled_via_apicbase
= 1;
1680 return apic_verify();
1684 * Detect and initialize APIC
1686 static int __init
detect_init_APIC(void)
1688 /* Disabled by kernel option? */
1692 switch (boot_cpu_data
.x86_vendor
) {
1693 case X86_VENDOR_AMD
:
1694 if ((boot_cpu_data
.x86
== 6 && boot_cpu_data
.x86_model
> 1) ||
1695 (boot_cpu_data
.x86
>= 15))
1698 case X86_VENDOR_INTEL
:
1699 if (boot_cpu_data
.x86
== 6 || boot_cpu_data
.x86
== 15 ||
1700 (boot_cpu_data
.x86
== 5 && cpu_has_apic
))
1707 if (!cpu_has_apic
) {
1709 * Over-ride BIOS and try to enable the local APIC only if
1710 * "lapic" specified.
1712 if (!force_enable_local_apic
) {
1713 pr_info("Local APIC disabled by BIOS -- "
1714 "you can enable it with \"lapic\"\n");
1717 if (apic_force_enable(APIC_DEFAULT_PHYS_BASE
))
1729 pr_info("No local APIC present or hardware disabled\n");
1735 * init_apic_mappings - initialize APIC mappings
1737 void __init
init_apic_mappings(void)
1739 unsigned int new_apicid
;
1742 boot_cpu_physical_apicid
= read_apic_id();
1746 /* If no local APIC can be found return early */
1747 if (!smp_found_config
&& detect_init_APIC()) {
1748 /* lets NOP'ify apic operations */
1749 pr_info("APIC: disable apic facility\n");
1752 apic_phys
= mp_lapic_addr
;
1755 * acpi lapic path already maps that address in
1756 * acpi_register_lapic_address()
1758 if (!acpi_lapic
&& !smp_found_config
)
1759 register_lapic_address(apic_phys
);
1763 * Fetch the APIC ID of the BSP in case we have a
1764 * default configuration (or the MP table is broken).
1766 new_apicid
= read_apic_id();
1767 if (boot_cpu_physical_apicid
!= new_apicid
) {
1768 boot_cpu_physical_apicid
= new_apicid
;
1770 * yeah -- we lie about apic_version
1771 * in case if apic was disabled via boot option
1772 * but it's not a problem for SMP compiled kernel
1773 * since smp_sanity_check is prepared for such a case
1774 * and disable smp mode
1776 apic_version
[new_apicid
] =
1777 GET_APIC_VERSION(apic_read(APIC_LVR
));
1781 void __init
register_lapic_address(unsigned long address
)
1783 mp_lapic_addr
= address
;
1786 set_fixmap_nocache(FIX_APIC_BASE
, address
);
1787 apic_printk(APIC_VERBOSE
, "mapped APIC to %16lx (%16lx)\n",
1788 APIC_BASE
, mp_lapic_addr
);
1790 if (boot_cpu_physical_apicid
== -1U) {
1791 boot_cpu_physical_apicid
= read_apic_id();
1792 apic_version
[boot_cpu_physical_apicid
] =
1793 GET_APIC_VERSION(apic_read(APIC_LVR
));
1797 int apic_version
[MAX_LOCAL_APIC
];
1800 * Local APIC interrupts
1804 * This interrupt should _never_ happen with our APIC/SMP architecture
1806 static inline void __smp_spurious_interrupt(u8 vector
)
1811 * Check if this really is a spurious interrupt and ACK it
1812 * if it is a vectored one. Just in case...
1813 * Spurious interrupts should not be ACKed.
1815 v
= apic_read(APIC_ISR
+ ((vector
& ~0x1f) >> 1));
1816 if (v
& (1 << (vector
& 0x1f)))
1819 inc_irq_stat(irq_spurious_count
);
1821 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
1822 pr_info("spurious APIC interrupt through vector %02x on CPU#%d, "
1823 "should never happen.\n", vector
, smp_processor_id());
1826 __visible
void smp_spurious_interrupt(struct pt_regs
*regs
)
1829 __smp_spurious_interrupt(~regs
->orig_ax
);
1833 __visible
void smp_trace_spurious_interrupt(struct pt_regs
*regs
)
1835 u8 vector
= ~regs
->orig_ax
;
1838 trace_spurious_apic_entry(vector
);
1839 __smp_spurious_interrupt(vector
);
1840 trace_spurious_apic_exit(vector
);
1845 * This interrupt should never happen with our APIC/SMP architecture
1847 static inline void __smp_error_interrupt(struct pt_regs
*regs
)
1851 static const char * const error_interrupt_reason
[] = {
1852 "Send CS error", /* APIC Error Bit 0 */
1853 "Receive CS error", /* APIC Error Bit 1 */
1854 "Send accept error", /* APIC Error Bit 2 */
1855 "Receive accept error", /* APIC Error Bit 3 */
1856 "Redirectable IPI", /* APIC Error Bit 4 */
1857 "Send illegal vector", /* APIC Error Bit 5 */
1858 "Received illegal vector", /* APIC Error Bit 6 */
1859 "Illegal register address", /* APIC Error Bit 7 */
1862 /* First tickle the hardware, only then report what went on. -- REW */
1863 if (lapic_get_maxlvt() > 3) /* Due to the Pentium erratum 3AP. */
1864 apic_write(APIC_ESR
, 0);
1865 v
= apic_read(APIC_ESR
);
1867 atomic_inc(&irq_err_count
);
1869 apic_printk(APIC_DEBUG
, KERN_DEBUG
"APIC error on CPU%d: %02x",
1870 smp_processor_id(), v
);
1875 apic_printk(APIC_DEBUG
, KERN_CONT
" : %s", error_interrupt_reason
[i
]);
1880 apic_printk(APIC_DEBUG
, KERN_CONT
"\n");
1884 __visible
void smp_error_interrupt(struct pt_regs
*regs
)
1887 __smp_error_interrupt(regs
);
1891 __visible
void smp_trace_error_interrupt(struct pt_regs
*regs
)
1894 trace_error_apic_entry(ERROR_APIC_VECTOR
);
1895 __smp_error_interrupt(regs
);
1896 trace_error_apic_exit(ERROR_APIC_VECTOR
);
1901 * connect_bsp_APIC - attach the APIC to the interrupt system
1903 static void __init
connect_bsp_APIC(void)
1905 #ifdef CONFIG_X86_32
1908 * Do not trust the local APIC being empty at bootup.
1912 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1913 * local APIC to INT and NMI lines.
1915 apic_printk(APIC_VERBOSE
, "leaving PIC mode, "
1916 "enabling APIC mode.\n");
1923 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1924 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1926 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1929 void disconnect_bsp_APIC(int virt_wire_setup
)
1933 #ifdef CONFIG_X86_32
1936 * Put the board back into PIC mode (has an effect only on
1937 * certain older boards). Note that APIC interrupts, including
1938 * IPIs, won't work beyond this point! The only exception are
1941 apic_printk(APIC_VERBOSE
, "disabling APIC mode, "
1942 "entering PIC mode.\n");
1948 /* Go back to Virtual Wire compatibility mode */
1950 /* For the spurious interrupt use vector F, and enable it */
1951 value
= apic_read(APIC_SPIV
);
1952 value
&= ~APIC_VECTOR_MASK
;
1953 value
|= APIC_SPIV_APIC_ENABLED
;
1955 apic_write(APIC_SPIV
, value
);
1957 if (!virt_wire_setup
) {
1959 * For LVT0 make it edge triggered, active high,
1960 * external and enabled
1962 value
= apic_read(APIC_LVT0
);
1963 value
&= ~(APIC_MODE_MASK
| APIC_SEND_PENDING
|
1964 APIC_INPUT_POLARITY
| APIC_LVT_REMOTE_IRR
|
1965 APIC_LVT_LEVEL_TRIGGER
| APIC_LVT_MASKED
);
1966 value
|= APIC_LVT_REMOTE_IRR
| APIC_SEND_PENDING
;
1967 value
= SET_APIC_DELIVERY_MODE(value
, APIC_MODE_EXTINT
);
1968 apic_write(APIC_LVT0
, value
);
1971 apic_write(APIC_LVT0
, APIC_LVT_MASKED
);
1975 * For LVT1 make it edge triggered, active high,
1978 value
= apic_read(APIC_LVT1
);
1979 value
&= ~(APIC_MODE_MASK
| APIC_SEND_PENDING
|
1980 APIC_INPUT_POLARITY
| APIC_LVT_REMOTE_IRR
|
1981 APIC_LVT_LEVEL_TRIGGER
| APIC_LVT_MASKED
);
1982 value
|= APIC_LVT_REMOTE_IRR
| APIC_SEND_PENDING
;
1983 value
= SET_APIC_DELIVERY_MODE(value
, APIC_MODE_NMI
);
1984 apic_write(APIC_LVT1
, value
);
1987 int generic_processor_info(int apicid
, int version
)
1989 int cpu
, max
= nr_cpu_ids
;
1990 bool boot_cpu_detected
= physid_isset(boot_cpu_physical_apicid
,
1991 phys_cpu_present_map
);
1994 * boot_cpu_physical_apicid is designed to have the apicid
1995 * returned by read_apic_id(), i.e, the apicid of the
1996 * currently booting-up processor. However, on some platforms,
1997 * it is temporarily modified by the apicid reported as BSP
1998 * through MP table. Concretely:
2000 * - arch/x86/kernel/mpparse.c: MP_processor_info()
2001 * - arch/x86/mm/amdtopology.c: amd_numa_init()
2003 * This function is executed with the modified
2004 * boot_cpu_physical_apicid. So, disabled_cpu_apicid kernel
2005 * parameter doesn't work to disable APs on kdump 2nd kernel.
2007 * Since fixing handling of boot_cpu_physical_apicid requires
2008 * another discussion and tests on each platform, we leave it
2009 * for now and here we use read_apic_id() directly in this
2010 * function, generic_processor_info().
2012 if (disabled_cpu_apicid
!= BAD_APICID
&&
2013 disabled_cpu_apicid
!= read_apic_id() &&
2014 disabled_cpu_apicid
== apicid
) {
2015 int thiscpu
= num_processors
+ disabled_cpus
;
2017 pr_warning("APIC: Disabling requested cpu."
2018 " Processor %d/0x%x ignored.\n",
2026 * If boot cpu has not been detected yet, then only allow upto
2027 * nr_cpu_ids - 1 processors and keep one slot free for boot cpu
2029 if (!boot_cpu_detected
&& num_processors
>= nr_cpu_ids
- 1 &&
2030 apicid
!= boot_cpu_physical_apicid
) {
2031 int thiscpu
= max
+ disabled_cpus
- 1;
2034 "ACPI: NR_CPUS/possible_cpus limit of %i almost"
2035 " reached. Keeping one slot for boot cpu."
2036 " Processor %d/0x%x ignored.\n", max
, thiscpu
, apicid
);
2042 if (num_processors
>= nr_cpu_ids
) {
2043 int thiscpu
= max
+ disabled_cpus
;
2046 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
2047 " Processor %d/0x%x ignored.\n", max
, thiscpu
, apicid
);
2054 if (apicid
== boot_cpu_physical_apicid
) {
2056 * x86_bios_cpu_apicid is required to have processors listed
2057 * in same order as logical cpu numbers. Hence the first
2058 * entry is BSP, and so on.
2059 * boot_cpu_init() already hold bit 0 in cpu_present_mask
2064 cpu
= cpumask_next_zero(-1, cpu_present_mask
);
2069 if (version
== 0x0) {
2070 pr_warning("BIOS bug: APIC version is 0 for CPU %d/0x%x, fixing up to 0x10\n",
2074 apic_version
[apicid
] = version
;
2076 if (version
!= apic_version
[boot_cpu_physical_apicid
]) {
2077 pr_warning("BIOS bug: APIC version mismatch, boot CPU: %x, CPU %d: version %x\n",
2078 apic_version
[boot_cpu_physical_apicid
], cpu
, version
);
2081 physid_set(apicid
, phys_cpu_present_map
);
2082 if (apicid
> max_physical_apicid
)
2083 max_physical_apicid
= apicid
;
2085 #if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
2086 early_per_cpu(x86_cpu_to_apicid
, cpu
) = apicid
;
2087 early_per_cpu(x86_bios_cpu_apicid
, cpu
) = apicid
;
2089 #ifdef CONFIG_X86_32
2090 early_per_cpu(x86_cpu_to_logical_apicid
, cpu
) =
2091 apic
->x86_32_early_logical_apicid(cpu
);
2093 set_cpu_possible(cpu
, true);
2094 set_cpu_present(cpu
, true);
2099 int hard_smp_processor_id(void)
2101 return read_apic_id();
2104 void default_init_apic_ldr(void)
2108 apic_write(APIC_DFR
, APIC_DFR_VALUE
);
2109 val
= apic_read(APIC_LDR
) & ~APIC_LDR_MASK
;
2110 val
|= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
2111 apic_write(APIC_LDR
, val
);
2114 int default_cpu_mask_to_apicid_and(const struct cpumask
*cpumask
,
2115 const struct cpumask
*andmask
,
2116 unsigned int *apicid
)
2120 for_each_cpu_and(cpu
, cpumask
, andmask
) {
2121 if (cpumask_test_cpu(cpu
, cpu_online_mask
))
2125 if (likely(cpu
< nr_cpu_ids
)) {
2126 *apicid
= per_cpu(x86_cpu_to_apicid
, cpu
);
2134 * Override the generic EOI implementation with an optimized version.
2135 * Only called during early boot when only one CPU is active and with
2136 * interrupts disabled, so we know this does not race with actual APIC driver
2139 void __init
apic_set_eoi_write(void (*eoi_write
)(u32 reg
, u32 v
))
2143 for (drv
= __apicdrivers
; drv
< __apicdrivers_end
; drv
++) {
2144 /* Should happen once for each apic */
2145 WARN_ON((*drv
)->eoi_write
== eoi_write
);
2146 (*drv
)->eoi_write
= eoi_write
;
2150 static void __init
apic_bsp_up_setup(void)
2152 #ifdef CONFIG_X86_64
2153 apic_write(APIC_ID
, SET_APIC_ID(boot_cpu_physical_apicid
));
2156 * Hack: In case of kdump, after a crash, kernel might be booting
2157 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
2158 * might be zero if read from MP tables. Get it from LAPIC.
2160 # ifdef CONFIG_CRASH_DUMP
2161 boot_cpu_physical_apicid
= read_apic_id();
2164 physid_set_mask_of_physid(boot_cpu_physical_apicid
, &phys_cpu_present_map
);
2168 * apic_bsp_setup - Setup function for local apic and io-apic
2169 * @upmode: Force UP mode (for APIC_init_uniprocessor)
2172 * apic_id of BSP APIC
2174 int __init
apic_bsp_setup(bool upmode
)
2180 apic_bsp_up_setup();
2184 id
= apic_read(APIC_LDR
);
2186 id
= GET_APIC_LOGICAL_ID(apic_read(APIC_LDR
));
2189 end_local_APIC_setup();
2190 irq_remap_enable_fault_handling();
2192 /* Setup local timer */
2193 x86_init
.timers
.setup_percpu_clockev();
2198 * This initializes the IO-APIC and APIC hardware if this is
2201 int __init
APIC_init_uniprocessor(void)
2204 pr_info("Apic disabled\n");
2207 #ifdef CONFIG_X86_64
2208 if (!cpu_has_apic
) {
2210 pr_info("Apic disabled by BIOS\n");
2214 if (!smp_found_config
&& !cpu_has_apic
)
2218 * Complain if the BIOS pretends there is one.
2220 if (!cpu_has_apic
&&
2221 APIC_INTEGRATED(apic_version
[boot_cpu_physical_apicid
])) {
2222 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
2223 boot_cpu_physical_apicid
);
2228 if (!smp_found_config
)
2229 disable_ioapic_support();
2231 default_setup_apic_routing();
2232 apic_bsp_setup(true);
2236 #ifdef CONFIG_UP_LATE_INIT
2237 void __init
up_late_init(void)
2239 APIC_init_uniprocessor();
2250 * 'active' is true if the local APIC was enabled by us and
2251 * not the BIOS; this signifies that we are also responsible
2252 * for disabling it before entering apm/acpi suspend
2255 /* r/w apic fields */
2256 unsigned int apic_id
;
2257 unsigned int apic_taskpri
;
2258 unsigned int apic_ldr
;
2259 unsigned int apic_dfr
;
2260 unsigned int apic_spiv
;
2261 unsigned int apic_lvtt
;
2262 unsigned int apic_lvtpc
;
2263 unsigned int apic_lvt0
;
2264 unsigned int apic_lvt1
;
2265 unsigned int apic_lvterr
;
2266 unsigned int apic_tmict
;
2267 unsigned int apic_tdcr
;
2268 unsigned int apic_thmr
;
2271 static int lapic_suspend(void)
2273 unsigned long flags
;
2276 if (!apic_pm_state
.active
)
2279 maxlvt
= lapic_get_maxlvt();
2281 apic_pm_state
.apic_id
= apic_read(APIC_ID
);
2282 apic_pm_state
.apic_taskpri
= apic_read(APIC_TASKPRI
);
2283 apic_pm_state
.apic_ldr
= apic_read(APIC_LDR
);
2284 apic_pm_state
.apic_dfr
= apic_read(APIC_DFR
);
2285 apic_pm_state
.apic_spiv
= apic_read(APIC_SPIV
);
2286 apic_pm_state
.apic_lvtt
= apic_read(APIC_LVTT
);
2288 apic_pm_state
.apic_lvtpc
= apic_read(APIC_LVTPC
);
2289 apic_pm_state
.apic_lvt0
= apic_read(APIC_LVT0
);
2290 apic_pm_state
.apic_lvt1
= apic_read(APIC_LVT1
);
2291 apic_pm_state
.apic_lvterr
= apic_read(APIC_LVTERR
);
2292 apic_pm_state
.apic_tmict
= apic_read(APIC_TMICT
);
2293 apic_pm_state
.apic_tdcr
= apic_read(APIC_TDCR
);
2294 #ifdef CONFIG_X86_THERMAL_VECTOR
2296 apic_pm_state
.apic_thmr
= apic_read(APIC_LVTTHMR
);
2299 local_irq_save(flags
);
2300 disable_local_APIC();
2302 irq_remapping_disable();
2304 local_irq_restore(flags
);
2308 static void lapic_resume(void)
2311 unsigned long flags
;
2314 if (!apic_pm_state
.active
)
2317 local_irq_save(flags
);
2320 * IO-APIC and PIC have their own resume routines.
2321 * We just mask them here to make sure the interrupt
2322 * subsystem is completely quiet while we enable x2apic
2323 * and interrupt-remapping.
2325 mask_ioapic_entries();
2326 legacy_pic
->mask_all();
2332 * Make sure the APICBASE points to the right address
2334 * FIXME! This will be wrong if we ever support suspend on
2335 * SMP! We'll need to do this as part of the CPU restore!
2337 if (boot_cpu_data
.x86
>= 6) {
2338 rdmsr(MSR_IA32_APICBASE
, l
, h
);
2339 l
&= ~MSR_IA32_APICBASE_BASE
;
2340 l
|= MSR_IA32_APICBASE_ENABLE
| mp_lapic_addr
;
2341 wrmsr(MSR_IA32_APICBASE
, l
, h
);
2345 maxlvt
= lapic_get_maxlvt();
2346 apic_write(APIC_LVTERR
, ERROR_APIC_VECTOR
| APIC_LVT_MASKED
);
2347 apic_write(APIC_ID
, apic_pm_state
.apic_id
);
2348 apic_write(APIC_DFR
, apic_pm_state
.apic_dfr
);
2349 apic_write(APIC_LDR
, apic_pm_state
.apic_ldr
);
2350 apic_write(APIC_TASKPRI
, apic_pm_state
.apic_taskpri
);
2351 apic_write(APIC_SPIV
, apic_pm_state
.apic_spiv
);
2352 apic_write(APIC_LVT0
, apic_pm_state
.apic_lvt0
);
2353 apic_write(APIC_LVT1
, apic_pm_state
.apic_lvt1
);
2354 #if defined(CONFIG_X86_MCE_INTEL)
2356 apic_write(APIC_LVTTHMR
, apic_pm_state
.apic_thmr
);
2359 apic_write(APIC_LVTPC
, apic_pm_state
.apic_lvtpc
);
2360 apic_write(APIC_LVTT
, apic_pm_state
.apic_lvtt
);
2361 apic_write(APIC_TDCR
, apic_pm_state
.apic_tdcr
);
2362 apic_write(APIC_TMICT
, apic_pm_state
.apic_tmict
);
2363 apic_write(APIC_ESR
, 0);
2364 apic_read(APIC_ESR
);
2365 apic_write(APIC_LVTERR
, apic_pm_state
.apic_lvterr
);
2366 apic_write(APIC_ESR
, 0);
2367 apic_read(APIC_ESR
);
2369 irq_remapping_reenable(x2apic_mode
);
2371 local_irq_restore(flags
);
2375 * This device has no shutdown method - fully functioning local APICs
2376 * are needed on every CPU up until machine_halt/restart/poweroff.
2379 static struct syscore_ops lapic_syscore_ops
= {
2380 .resume
= lapic_resume
,
2381 .suspend
= lapic_suspend
,
2384 static void apic_pm_activate(void)
2386 apic_pm_state
.active
= 1;
2389 static int __init
init_lapic_sysfs(void)
2391 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
2393 register_syscore_ops(&lapic_syscore_ops
);
2398 /* local apic needs to resume before other devices access its registers. */
2399 core_initcall(init_lapic_sysfs
);
2401 #else /* CONFIG_PM */
2403 static void apic_pm_activate(void) { }
2405 #endif /* CONFIG_PM */
2407 #ifdef CONFIG_X86_64
2409 static int multi_checked
;
2412 static int set_multi(const struct dmi_system_id
*d
)
2416 pr_info("APIC: %s detected, Multi Chassis\n", d
->ident
);
2421 static const struct dmi_system_id multi_dmi_table
[] = {
2423 .callback
= set_multi
,
2424 .ident
= "IBM System Summit2",
2426 DMI_MATCH(DMI_SYS_VENDOR
, "IBM"),
2427 DMI_MATCH(DMI_PRODUCT_NAME
, "Summit2"),
2433 static void dmi_check_multi(void)
2438 dmi_check_system(multi_dmi_table
);
2443 * apic_is_clustered_box() -- Check if we can expect good TSC
2445 * Thus far, the major user of this is IBM's Summit2 series:
2446 * Clustered boxes may have unsynced TSC problems if they are
2448 * Use DMI to check them
2450 int apic_is_clustered_box(void)
2458 * APIC command line parameters
2460 static int __init
setup_disableapic(char *arg
)
2463 setup_clear_cpu_cap(X86_FEATURE_APIC
);
2466 early_param("disableapic", setup_disableapic
);
2468 /* same as disableapic, for compatibility */
2469 static int __init
setup_nolapic(char *arg
)
2471 return setup_disableapic(arg
);
2473 early_param("nolapic", setup_nolapic
);
2475 static int __init
parse_lapic_timer_c2_ok(char *arg
)
2477 local_apic_timer_c2_ok
= 1;
2480 early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok
);
2482 static int __init
parse_disable_apic_timer(char *arg
)
2484 disable_apic_timer
= 1;
2487 early_param("noapictimer", parse_disable_apic_timer
);
2489 static int __init
parse_nolapic_timer(char *arg
)
2491 disable_apic_timer
= 1;
2494 early_param("nolapic_timer", parse_nolapic_timer
);
2496 static int __init
apic_set_verbosity(char *arg
)
2499 #ifdef CONFIG_X86_64
2500 skip_ioapic_setup
= 0;
2506 if (strcmp("debug", arg
) == 0)
2507 apic_verbosity
= APIC_DEBUG
;
2508 else if (strcmp("verbose", arg
) == 0)
2509 apic_verbosity
= APIC_VERBOSE
;
2511 pr_warning("APIC Verbosity level %s not recognised"
2512 " use apic=verbose or apic=debug\n", arg
);
2518 early_param("apic", apic_set_verbosity
);
2520 static int __init
lapic_insert_resource(void)
2525 /* Put local APIC into the resource map. */
2526 lapic_resource
.start
= apic_phys
;
2527 lapic_resource
.end
= lapic_resource
.start
+ PAGE_SIZE
- 1;
2528 insert_resource(&iomem_resource
, &lapic_resource
);
2534 * need call insert after e820_reserve_resources()
2535 * that is using request_resource
2537 late_initcall(lapic_insert_resource
);
2539 static int __init
apic_set_disabled_cpu_apicid(char *arg
)
2541 if (!arg
|| !get_option(&arg
, &disabled_cpu_apicid
))
2546 early_param("disable_cpu_apicid", apic_set_disabled_cpu_apicid
);