2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Numascale NumaConnect-Specific APIC Code
8 * Copyright (C) 2011 Numascale AS. All rights reserved.
10 * Send feedback to <support@numascale.com>
14 #include <linux/errno.h>
15 #include <linux/threads.h>
16 #include <linux/cpumask.h>
17 #include <linux/string.h>
18 #include <linux/kernel.h>
19 #include <linux/module.h>
20 #include <linux/ctype.h>
21 #include <linux/init.h>
22 #include <linux/hardirq.h>
23 #include <linux/delay.h>
25 #include <asm/numachip/numachip.h>
26 #include <asm/numachip/numachip_csr.h>
30 #include <asm/apic_flat_64.h>
31 #include <asm/pgtable.h>
33 static int numachip_system __read_mostly
;
35 static const struct apic apic_numachip
;
37 static unsigned int get_apic_id(unsigned long x
)
40 unsigned int id
= (x
>> 24) & 0xff;
42 if (static_cpu_has_safe(X86_FEATURE_NODEID_MSR
)) {
43 rdmsrl(MSR_FAM10H_NODE_ID
, value
);
44 id
|= (value
<< 2) & 0xff00;
50 static unsigned long set_apic_id(unsigned int id
)
54 x
= ((id
& 0xffU
) << 24);
58 static unsigned int read_xapic_id(void)
60 return get_apic_id(apic_read(APIC_ID
));
63 static int numachip_apic_id_valid(int apicid
)
65 /* Trust what bootloader passes in MADT */
69 static int numachip_apic_id_registered(void)
71 return physid_isset(read_xapic_id(), phys_cpu_present_map
);
74 static int numachip_phys_pkg_id(int initial_apic_id
, int index_msb
)
76 return initial_apic_id
>> index_msb
;
79 static int numachip_wakeup_secondary(int phys_apicid
, unsigned long start_rip
)
81 union numachip_csr_g3_ext_irq_gen int_gen
;
83 int_gen
.s
._destination_apic_id
= phys_apicid
;
84 int_gen
.s
._vector
= 0;
85 int_gen
.s
._msgtype
= APIC_DM_INIT
>> 8;
88 write_lcsr(CSR_G3_EXT_IRQ_GEN
, int_gen
.v
);
90 int_gen
.s
._msgtype
= APIC_DM_STARTUP
>> 8;
91 int_gen
.s
._vector
= start_rip
>> 12;
93 write_lcsr(CSR_G3_EXT_IRQ_GEN
, int_gen
.v
);
95 atomic_set(&init_deasserted
, 1);
99 static void numachip_send_IPI_one(int cpu
, int vector
)
101 union numachip_csr_g3_ext_irq_gen int_gen
;
102 int apicid
= per_cpu(x86_cpu_to_apicid
, cpu
);
104 int_gen
.s
._destination_apic_id
= apicid
;
105 int_gen
.s
._vector
= vector
;
106 int_gen
.s
._msgtype
= (vector
== NMI_VECTOR
? APIC_DM_NMI
: APIC_DM_FIXED
) >> 8;
107 int_gen
.s
._index
= 0;
109 write_lcsr(CSR_G3_EXT_IRQ_GEN
, int_gen
.v
);
112 static void numachip_send_IPI_mask(const struct cpumask
*mask
, int vector
)
116 for_each_cpu(cpu
, mask
)
117 numachip_send_IPI_one(cpu
, vector
);
120 static void numachip_send_IPI_mask_allbutself(const struct cpumask
*mask
,
123 unsigned int this_cpu
= smp_processor_id();
126 for_each_cpu(cpu
, mask
) {
128 numachip_send_IPI_one(cpu
, vector
);
132 static void numachip_send_IPI_allbutself(int vector
)
134 unsigned int this_cpu
= smp_processor_id();
137 for_each_online_cpu(cpu
) {
139 numachip_send_IPI_one(cpu
, vector
);
143 static void numachip_send_IPI_all(int vector
)
145 numachip_send_IPI_mask(cpu_online_mask
, vector
);
148 static void numachip_send_IPI_self(int vector
)
150 apic_write(APIC_SELF_IPI
, vector
);
153 static int __init
numachip_probe(void)
155 return apic
== &apic_numachip
;
158 static void fixup_cpu_id(struct cpuinfo_x86
*c
, int node
)
163 this_cpu_write(cpu_llc_id
, node
);
165 /* Account for nodes per socket in multi-core-module processors */
166 if (static_cpu_has_safe(X86_FEATURE_NODEID_MSR
)) {
167 rdmsrl(MSR_FAM10H_NODE_ID
, val
);
168 nodes
= ((val
>> 3) & 7) + 1;
171 c
->phys_proc_id
= node
/ nodes
;
174 static int __init
numachip_system_init(void)
176 if (!numachip_system
)
179 init_extra_mapping_uc(NUMACHIP_LCSR_BASE
, NUMACHIP_LCSR_SIZE
);
180 init_extra_mapping_uc(NUMACHIP_GCSR_BASE
, NUMACHIP_GCSR_SIZE
);
182 x86_cpuinit
.fixup_cpu_id
= fixup_cpu_id
;
183 x86_init
.pci
.arch_init
= pci_numachip_init
;
187 early_initcall(numachip_system_init
);
189 static int numachip_acpi_madt_oem_check(char *oem_id
, char *oem_table_id
)
191 if (!strncmp(oem_id
, "NUMASC", 6)) {
199 static const struct apic apic_numachip __refconst
= {
201 .name
= "NumaConnect system",
202 .probe
= numachip_probe
,
203 .acpi_madt_oem_check
= numachip_acpi_madt_oem_check
,
204 .apic_id_valid
= numachip_apic_id_valid
,
205 .apic_id_registered
= numachip_apic_id_registered
,
207 .irq_delivery_mode
= dest_Fixed
,
208 .irq_dest_mode
= 0, /* physical */
210 .target_cpus
= online_target_cpus
,
213 .check_apicid_used
= NULL
,
215 .vector_allocation_domain
= default_vector_allocation_domain
,
216 .init_apic_ldr
= flat_init_apic_ldr
,
218 .ioapic_phys_id_map
= NULL
,
219 .setup_apic_routing
= NULL
,
220 .cpu_present_to_apicid
= default_cpu_present_to_apicid
,
221 .apicid_to_cpu_present
= NULL
,
222 .check_phys_apicid_present
= default_check_phys_apicid_present
,
223 .phys_pkg_id
= numachip_phys_pkg_id
,
225 .get_apic_id
= get_apic_id
,
226 .set_apic_id
= set_apic_id
,
227 .apic_id_mask
= 0xffU
<< 24,
229 .cpu_mask_to_apicid_and
= default_cpu_mask_to_apicid_and
,
231 .send_IPI_mask
= numachip_send_IPI_mask
,
232 .send_IPI_mask_allbutself
= numachip_send_IPI_mask_allbutself
,
233 .send_IPI_allbutself
= numachip_send_IPI_allbutself
,
234 .send_IPI_all
= numachip_send_IPI_all
,
235 .send_IPI_self
= numachip_send_IPI_self
,
237 .wakeup_secondary_cpu
= numachip_wakeup_secondary
,
238 .wait_for_init_deassert
= false,
239 .inquire_remote_apic
= NULL
, /* REMRD not supported */
241 .read
= native_apic_mem_read
,
242 .write
= native_apic_mem_write
,
243 .eoi_write
= native_apic_mem_write
,
244 .icr_read
= native_apic_icr_read
,
245 .icr_write
= native_apic_icr_write
,
246 .wait_icr_idle
= native_apic_wait_icr_idle
,
247 .safe_wait_icr_idle
= native_safe_apic_wait_icr_idle
,
249 apic_driver(apic_numachip
);