1 #include <linux/export.h>
2 #include <linux/bitops.h>
7 #include <linux/sched.h>
8 #include <linux/random.h>
9 #include <asm/processor.h>
13 #include <asm/pci-direct.h>
16 # include <asm/mmconfig.h>
17 # include <asm/cacheflush.h>
22 static inline int rdmsrl_amd_safe(unsigned msr
, unsigned long long *p
)
27 WARN_ONCE((boot_cpu_data
.x86
!= 0xf),
28 "%s should only be used on K8!\n", __func__
);
33 err
= rdmsr_safe_regs(gprs
);
35 *p
= gprs
[0] | ((u64
)gprs
[2] << 32);
40 static inline int wrmsrl_amd_safe(unsigned msr
, unsigned long long val
)
44 WARN_ONCE((boot_cpu_data
.x86
!= 0xf),
45 "%s should only be used on K8!\n", __func__
);
52 return wrmsr_safe_regs(gprs
);
56 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
57 * misexecution of code under Linux. Owners of such processors should
58 * contact AMD for precise details and a CPU swap.
60 * See http://www.multimania.com/poulot/k6bug.html
61 * and section 2.6.2 of "AMD-K6 Processor Revision Guide - Model 6"
62 * (Publication # 21266 Issue Date: August 1998)
64 * The following test is erm.. interesting. AMD neglected to up
65 * the chip setting when fixing the bug but they also tweaked some
66 * performance at the same time..
69 extern __visible
void vide(void);
70 __asm__(".globl vide\n\t.align 4\nvide: ret");
72 static void init_amd_k5(struct cpuinfo_x86
*c
)
76 * General Systems BIOSen alias the cpu frequency registers
77 * of the Elan at 0x000df000. Unfortuantly, one of the Linux
78 * drivers subsequently pokes it, and changes the CPU speed.
79 * Workaround : Remove the unneeded alias.
81 #define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
82 #define CBAR_ENB (0x80000000)
83 #define CBAR_KEY (0X000000CB)
84 if (c
->x86_model
== 9 || c
->x86_model
== 10) {
85 if (inl(CBAR
) & CBAR_ENB
)
86 outl(0 | CBAR_KEY
, CBAR
);
91 static void init_amd_k6(struct cpuinfo_x86
*c
)
95 int mbytes
= get_num_physpages() >> (20-PAGE_SHIFT
);
97 if (c
->x86_model
< 6) {
98 /* Based on AMD doc 20734R - June 2000 */
99 if (c
->x86_model
== 0) {
100 clear_cpu_cap(c
, X86_FEATURE_APIC
);
101 set_cpu_cap(c
, X86_FEATURE_PGE
);
106 if (c
->x86_model
== 6 && c
->x86_mask
== 1) {
107 const int K6_BUG_LOOP
= 1000000;
109 void (*f_vide
)(void);
112 printk(KERN_INFO
"AMD K6 stepping B detected - ");
115 * It looks like AMD fixed the 2.6.2 bug and improved indirect
116 * calls at the same time.
127 if (d
> 20*K6_BUG_LOOP
)
129 "system stability may be impaired when more than 32 MB are used.\n");
131 printk(KERN_CONT
"probably OK (after B9730xxxx).\n");
134 /* K6 with old style WHCR */
135 if (c
->x86_model
< 8 ||
136 (c
->x86_model
== 8 && c
->x86_mask
< 8)) {
137 /* We can only write allocate on the low 508Mb */
141 rdmsr(MSR_K6_WHCR
, l
, h
);
142 if ((l
&0x0000FFFF) == 0) {
144 l
= (1<<0)|((mbytes
/4)<<1);
145 local_irq_save(flags
);
147 wrmsr(MSR_K6_WHCR
, l
, h
);
148 local_irq_restore(flags
);
149 printk(KERN_INFO
"Enabling old style K6 write allocation for %d Mb\n",
155 if ((c
->x86_model
== 8 && c
->x86_mask
> 7) ||
156 c
->x86_model
== 9 || c
->x86_model
== 13) {
157 /* The more serious chips .. */
162 rdmsr(MSR_K6_WHCR
, l
, h
);
163 if ((l
&0xFFFF0000) == 0) {
165 l
= ((mbytes
>>2)<<22)|(1<<16);
166 local_irq_save(flags
);
168 wrmsr(MSR_K6_WHCR
, l
, h
);
169 local_irq_restore(flags
);
170 printk(KERN_INFO
"Enabling new style K6 write allocation for %d Mb\n",
177 if (c
->x86_model
== 10) {
178 /* AMD Geode LX is model 10 */
179 /* placeholder for any needed mods */
185 static void init_amd_k7(struct cpuinfo_x86
*c
)
191 * Bit 15 of Athlon specific MSR 15, needs to be 0
192 * to enable SSE on Palomino/Morgan/Barton CPU's.
193 * If the BIOS didn't enable it already, enable it here.
195 if (c
->x86_model
>= 6 && c
->x86_model
<= 10) {
196 if (!cpu_has(c
, X86_FEATURE_XMM
)) {
197 printk(KERN_INFO
"Enabling disabled K7/SSE Support.\n");
198 msr_clear_bit(MSR_K7_HWCR
, 15);
199 set_cpu_cap(c
, X86_FEATURE_XMM
);
204 * It's been determined by AMD that Athlons since model 8 stepping 1
205 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
206 * As per AMD technical note 27212 0.2
208 if ((c
->x86_model
== 8 && c
->x86_mask
>= 1) || (c
->x86_model
> 8)) {
209 rdmsr(MSR_K7_CLK_CTL
, l
, h
);
210 if ((l
& 0xfff00000) != 0x20000000) {
212 "CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
213 l
, ((l
& 0x000fffff)|0x20000000));
214 wrmsr(MSR_K7_CLK_CTL
, (l
& 0x000fffff)|0x20000000, h
);
218 set_cpu_cap(c
, X86_FEATURE_K7
);
220 /* calling is from identify_secondary_cpu() ? */
225 * Certain Athlons might work (for various values of 'work') in SMP
226 * but they are not certified as MP capable.
228 /* Athlon 660/661 is valid. */
229 if ((c
->x86_model
== 6) && ((c
->x86_mask
== 0) ||
233 /* Duron 670 is valid */
234 if ((c
->x86_model
== 7) && (c
->x86_mask
== 0))
238 * Athlon 662, Duron 671, and Athlon >model 7 have capability
239 * bit. It's worth noting that the A5 stepping (662) of some
240 * Athlon XP's have the MP bit set.
241 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
244 if (((c
->x86_model
== 6) && (c
->x86_mask
>= 2)) ||
245 ((c
->x86_model
== 7) && (c
->x86_mask
>= 1)) ||
247 if (cpu_has(c
, X86_FEATURE_MP
))
250 /* If we get here, not a certified SMP capable AMD system. */
253 * Don't taint if we are running SMP kernel on a single non-MP
256 WARN_ONCE(1, "WARNING: This combination of AMD"
257 " processors is not suitable for SMP.\n");
258 add_taint(TAINT_CPU_OUT_OF_SPEC
, LOCKDEP_NOW_UNRELIABLE
);
264 * To workaround broken NUMA config. Read the comment in
265 * srat_detect_node().
267 static int nearby_node(int apicid
)
271 for (i
= apicid
- 1; i
>= 0; i
--) {
272 node
= __apicid_to_node
[i
];
273 if (node
!= NUMA_NO_NODE
&& node_online(node
))
276 for (i
= apicid
+ 1; i
< MAX_LOCAL_APIC
; i
++) {
277 node
= __apicid_to_node
[i
];
278 if (node
!= NUMA_NO_NODE
&& node_online(node
))
281 return first_node(node_online_map
); /* Shouldn't happen */
286 * Fixup core topology information for
287 * (1) AMD multi-node processors
288 * Assumption: Number of cores in each internal node is the same.
289 * (2) AMD processors supporting compute units
292 static void amd_get_topology(struct cpuinfo_x86
*c
)
294 u32 nodes
, cores_per_cu
= 1;
296 int cpu
= smp_processor_id();
298 /* get information required for multi-node processors */
299 if (cpu_has_topoext
) {
300 u32 eax
, ebx
, ecx
, edx
;
302 cpuid(0x8000001e, &eax
, &ebx
, &ecx
, &edx
);
303 nodes
= ((ecx
>> 8) & 7) + 1;
306 /* get compute unit information */
307 smp_num_siblings
= ((ebx
>> 8) & 3) + 1;
308 c
->compute_unit_id
= ebx
& 0xff;
309 cores_per_cu
+= ((ebx
>> 8) & 3);
310 } else if (cpu_has(c
, X86_FEATURE_NODEID_MSR
)) {
313 rdmsrl(MSR_FAM10H_NODE_ID
, value
);
314 nodes
= ((value
>> 3) & 7) + 1;
319 /* fixup multi-node processor information */
324 set_cpu_cap(c
, X86_FEATURE_AMD_DCM
);
325 cores_per_node
= c
->x86_max_cores
/ nodes
;
326 cus_per_node
= cores_per_node
/ cores_per_cu
;
328 /* store NodeID, use llc_shared_map to store sibling info */
329 per_cpu(cpu_llc_id
, cpu
) = node_id
;
331 /* core id has to be in the [0 .. cores_per_node - 1] range */
332 c
->cpu_core_id
%= cores_per_node
;
333 c
->compute_unit_id
%= cus_per_node
;
339 * On a AMD dual core setup the lower bits of the APIC id distinguish the cores.
340 * Assumes number of cores is a power of two.
342 static void amd_detect_cmp(struct cpuinfo_x86
*c
)
346 int cpu
= smp_processor_id();
348 bits
= c
->x86_coreid_bits
;
349 /* Low order bits define the core id (index of core in socket) */
350 c
->cpu_core_id
= c
->initial_apicid
& ((1 << bits
)-1);
351 /* Convert the initial APIC ID into the socket ID */
352 c
->phys_proc_id
= c
->initial_apicid
>> bits
;
353 /* use socket ID also for last level cache */
354 per_cpu(cpu_llc_id
, cpu
) = c
->phys_proc_id
;
359 u16
amd_get_nb_id(int cpu
)
363 id
= per_cpu(cpu_llc_id
, cpu
);
367 EXPORT_SYMBOL_GPL(amd_get_nb_id
);
369 static void srat_detect_node(struct cpuinfo_x86
*c
)
372 int cpu
= smp_processor_id();
374 unsigned apicid
= c
->apicid
;
376 node
= numa_cpu_node(cpu
);
377 if (node
== NUMA_NO_NODE
)
378 node
= per_cpu(cpu_llc_id
, cpu
);
381 * On multi-fabric platform (e.g. Numascale NumaChip) a
382 * platform-specific handler needs to be called to fixup some
385 if (x86_cpuinit
.fixup_cpu_id
)
386 x86_cpuinit
.fixup_cpu_id(c
, node
);
388 if (!node_online(node
)) {
390 * Two possibilities here:
392 * - The CPU is missing memory and no node was created. In
393 * that case try picking one from a nearby CPU.
395 * - The APIC IDs differ from the HyperTransport node IDs
396 * which the K8 northbridge parsing fills in. Assume
397 * they are all increased by a constant offset, but in
398 * the same order as the HT nodeids. If that doesn't
399 * result in a usable node fall back to the path for the
402 * This workaround operates directly on the mapping between
403 * APIC ID and NUMA node, assuming certain relationship
404 * between APIC ID, HT node ID and NUMA topology. As going
405 * through CPU mapping may alter the outcome, directly
406 * access __apicid_to_node[].
408 int ht_nodeid
= c
->initial_apicid
;
410 if (ht_nodeid
>= 0 &&
411 __apicid_to_node
[ht_nodeid
] != NUMA_NO_NODE
)
412 node
= __apicid_to_node
[ht_nodeid
];
413 /* Pick a nearby node */
414 if (!node_online(node
))
415 node
= nearby_node(apicid
);
417 numa_set_node(cpu
, node
);
421 static void early_init_amd_mc(struct cpuinfo_x86
*c
)
426 /* Multi core CPU? */
427 if (c
->extended_cpuid_level
< 0x80000008)
430 ecx
= cpuid_ecx(0x80000008);
432 c
->x86_max_cores
= (ecx
& 0xff) + 1;
434 /* CPU telling us the core id bits shift? */
435 bits
= (ecx
>> 12) & 0xF;
437 /* Otherwise recompute */
439 while ((1 << bits
) < c
->x86_max_cores
)
443 c
->x86_coreid_bits
= bits
;
447 static void bsp_init_amd(struct cpuinfo_x86
*c
)
452 unsigned long long tseg
;
455 * Split up direct mapping around the TSEG SMM area.
456 * Don't do it for gbpages because there seems very little
457 * benefit in doing so.
459 if (!rdmsrl_safe(MSR_K8_TSEG_ADDR
, &tseg
)) {
460 unsigned long pfn
= tseg
>> PAGE_SHIFT
;
462 printk(KERN_DEBUG
"tseg: %010llx\n", tseg
);
463 if (pfn_range_is_mapped(pfn
, pfn
+ 1))
464 set_memory_4k((unsigned long)__va(tseg
), 1);
469 if (cpu_has(c
, X86_FEATURE_CONSTANT_TSC
)) {
472 (c
->x86
== 0x10 && c
->x86_model
>= 0x2)) {
475 rdmsrl(MSR_K7_HWCR
, val
);
476 if (!(val
& BIT(24)))
477 printk(KERN_WARNING FW_BUG
"TSC doesn't count "
478 "with P0 frequency!\n");
482 if (c
->x86
== 0x15) {
483 unsigned long upperbit
;
486 cpuid
= cpuid_edx(0x80000005);
487 assoc
= cpuid
>> 16 & 0xff;
488 upperbit
= ((cpuid
>> 24) << 10) / assoc
;
490 va_align
.mask
= (upperbit
- 1) & PAGE_MASK
;
491 va_align
.flags
= ALIGN_VA_32
| ALIGN_VA_64
;
493 /* A random value per boot for bit slice [12:upper_bit) */
494 va_align
.bits
= get_random_int() & va_align
.mask
;
498 static void early_init_amd(struct cpuinfo_x86
*c
)
500 early_init_amd_mc(c
);
503 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
504 * with P/T states and does not stop in deep C-states
506 if (c
->x86_power
& (1 << 8)) {
507 set_cpu_cap(c
, X86_FEATURE_CONSTANT_TSC
);
508 set_cpu_cap(c
, X86_FEATURE_NONSTOP_TSC
);
509 if (!check_tsc_unstable())
510 set_sched_clock_stable();
514 set_cpu_cap(c
, X86_FEATURE_SYSCALL32
);
516 /* Set MTRR capability flag if appropriate */
518 if (c
->x86_model
== 13 || c
->x86_model
== 9 ||
519 (c
->x86_model
== 8 && c
->x86_mask
>= 8))
520 set_cpu_cap(c
, X86_FEATURE_K6_MTRR
);
522 #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
523 /* check CPU config space for extended APIC ID */
524 if (cpu_has_apic
&& c
->x86
>= 0xf) {
526 val
= read_pci_config(0, 24, 0, 0x68);
527 if ((val
& ((1 << 17) | (1 << 18))) == ((1 << 17) | (1 << 18)))
528 set_cpu_cap(c
, X86_FEATURE_EXTD_APICID
);
533 * This is only needed to tell the kernel whether to use VMCALL
534 * and VMMCALL. VMMCALL is never executed except under virt, so
535 * we can set it unconditionally.
537 set_cpu_cap(c
, X86_FEATURE_VMMCALL
);
539 /* F16h erratum 793, CVE-2013-6885 */
540 if (c
->x86
== 0x16 && c
->x86_model
<= 0xf)
541 msr_set_bit(MSR_AMD64_LS_CFG
, 15);
544 static const int amd_erratum_383
[];
545 static const int amd_erratum_400
[];
546 static bool cpu_has_amd_erratum(struct cpuinfo_x86
*cpu
, const int *erratum
);
548 static void init_amd_k8(struct cpuinfo_x86
*c
)
553 /* On C+ stepping K8 rep microcode works well for copy/memset */
554 level
= cpuid_eax(1);
555 if ((level
>= 0x0f48 && level
< 0x0f50) || level
>= 0x0f58)
556 set_cpu_cap(c
, X86_FEATURE_REP_GOOD
);
559 * Some BIOSes incorrectly force this feature, but only K8 revision D
560 * (model = 0x14) and later actually support it.
561 * (AMD Erratum #110, docId: 25759).
563 if (c
->x86_model
< 0x14 && cpu_has(c
, X86_FEATURE_LAHF_LM
)) {
564 clear_cpu_cap(c
, X86_FEATURE_LAHF_LM
);
565 if (!rdmsrl_amd_safe(0xc001100d, &value
)) {
566 value
&= ~BIT_64(32);
567 wrmsrl_amd_safe(0xc001100d, value
);
571 if (!c
->x86_model_id
[0])
572 strcpy(c
->x86_model_id
, "Hammer");
576 * Disable TLB flush filter by setting HWCR.FFDIS on K8
577 * bit 6 of msr C001_0015
579 * Errata 63 for SH-B3 steppings
580 * Errata 122 for all steppings (F+ have it disabled by default)
582 msr_set_bit(MSR_K7_HWCR
, 6);
586 static void init_amd_gh(struct cpuinfo_x86
*c
)
589 /* do this for boot cpu */
590 if (c
== &boot_cpu_data
)
591 check_enable_amd_mmconf_dmi();
593 fam10h_check_enable_mmcfg();
597 * Disable GART TLB Walk Errors on Fam10h. We do this here because this
598 * is always needed when GART is enabled, even in a kernel which has no
599 * MCE support built in. BIOS should disable GartTlbWlk Errors already.
600 * If it doesn't, we do it here as suggested by the BKDG.
602 * Fixes: https://bugzilla.kernel.org/show_bug.cgi?id=33012
604 msr_set_bit(MSR_AMD64_MCx_MASK(4), 10);
607 * On family 10h BIOS may not have properly enabled WC+ support, causing
608 * it to be converted to CD memtype. This may result in performance
609 * degradation for certain nested-paging guests. Prevent this conversion
610 * by clearing bit 24 in MSR_AMD64_BU_CFG2.
612 * NOTE: we want to use the _safe accessors so as not to #GP kvm
613 * guests on older kvm hosts.
615 msr_clear_bit(MSR_AMD64_BU_CFG2
, 24);
617 if (cpu_has_amd_erratum(c
, amd_erratum_383
))
618 set_cpu_bug(c
, X86_BUG_AMD_TLB_MMATCH
);
621 static void init_amd_bd(struct cpuinfo_x86
*c
)
625 /* re-enable TopologyExtensions if switched off by BIOS */
626 if ((c
->x86_model
>= 0x10) && (c
->x86_model
<= 0x1f) &&
627 !cpu_has(c
, X86_FEATURE_TOPOEXT
)) {
629 if (msr_set_bit(0xc0011005, 54) > 0) {
630 rdmsrl(0xc0011005, value
);
631 if (value
& BIT_64(54)) {
632 set_cpu_cap(c
, X86_FEATURE_TOPOEXT
);
633 pr_info(FW_INFO
"CPU: Re-enabling disabled Topology Extensions Support.\n");
639 * The way access filter has a performance penalty on some workloads.
640 * Disable it on the affected CPUs.
642 if ((c
->x86_model
>= 0x02) && (c
->x86_model
< 0x20)) {
643 if (!rdmsrl_safe(0xc0011021, &value
) && !(value
& 0x1E)) {
645 wrmsrl_safe(0xc0011021, value
);
650 static void init_amd(struct cpuinfo_x86
*c
)
657 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
658 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
660 clear_cpu_cap(c
, 0*32+31);
663 set_cpu_cap(c
, X86_FEATURE_REP_GOOD
);
665 /* get apicid instead of initial apic id from cpuid */
666 c
->apicid
= hard_smp_processor_id();
668 /* K6s reports MCEs but don't actually have all the MSRs */
670 clear_cpu_cap(c
, X86_FEATURE_MCE
);
673 case 4: init_amd_k5(c
); break;
674 case 5: init_amd_k6(c
); break;
675 case 6: init_amd_k7(c
); break;
676 case 0xf: init_amd_k8(c
); break;
677 case 0x10: init_amd_gh(c
); break;
678 case 0x15: init_amd_bd(c
); break;
681 /* Enable workaround for FXSAVE leak */
683 set_cpu_bug(c
, X86_BUG_FXSAVE_LEAK
);
685 cpu_detect_cache_sizes(c
);
687 /* Multi core CPU? */
688 if (c
->extended_cpuid_level
>= 0x80000008) {
697 init_amd_cacheinfo(c
);
700 set_cpu_cap(c
, X86_FEATURE_K8
);
703 /* MFENCE stops RDTSC speculation */
704 set_cpu_cap(c
, X86_FEATURE_MFENCE_RDTSC
);
708 * Family 0x12 and above processors have APIC timer
709 * running in deep C states.
712 set_cpu_cap(c
, X86_FEATURE_ARAT
);
714 if (cpu_has_amd_erratum(c
, amd_erratum_400
))
715 set_cpu_bug(c
, X86_BUG_AMD_APIC_C1E
);
717 rdmsr_safe(MSR_AMD64_PATCH_LEVEL
, &c
->microcode
, &dummy
);
719 /* 3DNow or LM implies PREFETCHW */
720 if (!cpu_has(c
, X86_FEATURE_3DNOWPREFETCH
))
721 if (cpu_has(c
, X86_FEATURE_3DNOW
) || cpu_has(c
, X86_FEATURE_LM
))
722 set_cpu_cap(c
, X86_FEATURE_3DNOWPREFETCH
);
724 /* AMD CPUs don't reset SS attributes on SYSRET */
725 set_cpu_bug(c
, X86_BUG_SYSRET_SS_ATTRS
);
729 static unsigned int amd_size_cache(struct cpuinfo_x86
*c
, unsigned int size
)
731 /* AMD errata T13 (order #21922) */
734 if (c
->x86_model
== 3 && c
->x86_mask
== 0)
736 /* Tbird rev A1/A2 */
737 if (c
->x86_model
== 4 &&
738 (c
->x86_mask
== 0 || c
->x86_mask
== 1))
745 static void cpu_detect_tlb_amd(struct cpuinfo_x86
*c
)
747 u32 ebx
, eax
, ecx
, edx
;
753 if (c
->extended_cpuid_level
< 0x80000006)
756 cpuid(0x80000006, &eax
, &ebx
, &ecx
, &edx
);
758 tlb_lld_4k
[ENTRIES
] = (ebx
>> 16) & mask
;
759 tlb_lli_4k
[ENTRIES
] = ebx
& mask
;
762 * K8 doesn't have 2M/4M entries in the L2 TLB so read out the L1 TLB
763 * characteristics from the CPUID function 0x80000005 instead.
766 cpuid(0x80000005, &eax
, &ebx
, &ecx
, &edx
);
770 /* Handle DTLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
771 if (!((eax
>> 16) & mask
))
772 tlb_lld_2m
[ENTRIES
] = (cpuid_eax(0x80000005) >> 16) & 0xff;
774 tlb_lld_2m
[ENTRIES
] = (eax
>> 16) & mask
;
776 /* a 4M entry uses two 2M entries */
777 tlb_lld_4m
[ENTRIES
] = tlb_lld_2m
[ENTRIES
] >> 1;
779 /* Handle ITLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
782 if (c
->x86
== 0x15 && c
->x86_model
<= 0x1f) {
783 tlb_lli_2m
[ENTRIES
] = 1024;
785 cpuid(0x80000005, &eax
, &ebx
, &ecx
, &edx
);
786 tlb_lli_2m
[ENTRIES
] = eax
& 0xff;
789 tlb_lli_2m
[ENTRIES
] = eax
& mask
;
791 tlb_lli_4m
[ENTRIES
] = tlb_lli_2m
[ENTRIES
] >> 1;
794 static const struct cpu_dev amd_cpu_dev
= {
796 .c_ident
= { "AuthenticAMD" },
799 { .family
= 4, .model_names
=
810 .legacy_cache_size
= amd_size_cache
,
812 .c_early_init
= early_init_amd
,
813 .c_detect_tlb
= cpu_detect_tlb_amd
,
814 .c_bsp_init
= bsp_init_amd
,
816 .c_x86_vendor
= X86_VENDOR_AMD
,
819 cpu_dev_register(amd_cpu_dev
);
822 * AMD errata checking
824 * Errata are defined as arrays of ints using the AMD_LEGACY_ERRATUM() or
825 * AMD_OSVW_ERRATUM() macros. The latter is intended for newer errata that
826 * have an OSVW id assigned, which it takes as first argument. Both take a
827 * variable number of family-specific model-stepping ranges created by
832 * const int amd_erratum_319[] =
833 * AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0x4, 0x2),
834 * AMD_MODEL_RANGE(0x10, 0x8, 0x0, 0x8, 0x0),
835 * AMD_MODEL_RANGE(0x10, 0x9, 0x0, 0x9, 0x0));
838 #define AMD_LEGACY_ERRATUM(...) { -1, __VA_ARGS__, 0 }
839 #define AMD_OSVW_ERRATUM(osvw_id, ...) { osvw_id, __VA_ARGS__, 0 }
840 #define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
841 ((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
842 #define AMD_MODEL_RANGE_FAMILY(range) (((range) >> 24) & 0xff)
843 #define AMD_MODEL_RANGE_START(range) (((range) >> 12) & 0xfff)
844 #define AMD_MODEL_RANGE_END(range) ((range) & 0xfff)
846 static const int amd_erratum_400
[] =
847 AMD_OSVW_ERRATUM(1, AMD_MODEL_RANGE(0xf, 0x41, 0x2, 0xff, 0xf),
848 AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0xff, 0xf));
850 static const int amd_erratum_383
[] =
851 AMD_OSVW_ERRATUM(3, AMD_MODEL_RANGE(0x10, 0, 0, 0xff, 0xf));
854 static bool cpu_has_amd_erratum(struct cpuinfo_x86
*cpu
, const int *erratum
)
856 int osvw_id
= *erratum
++;
860 if (osvw_id
>= 0 && osvw_id
< 65536 &&
861 cpu_has(cpu
, X86_FEATURE_OSVW
)) {
864 rdmsrl(MSR_AMD64_OSVW_ID_LENGTH
, osvw_len
);
865 if (osvw_id
< osvw_len
) {
868 rdmsrl(MSR_AMD64_OSVW_STATUS
+ (osvw_id
>> 6),
870 return osvw_bits
& (1ULL << (osvw_id
& 0x3f));
874 /* OSVW unavailable or ID unknown, match family-model-stepping range */
875 ms
= (cpu
->x86_model
<< 4) | cpu
->x86_mask
;
876 while ((range
= *erratum
++))
877 if ((cpu
->x86
== AMD_MODEL_RANGE_FAMILY(range
)) &&
878 (ms
>= AMD_MODEL_RANGE_START(range
)) &&
879 (ms
<= AMD_MODEL_RANGE_END(range
)))
885 void set_dr_addr_mask(unsigned long mask
, int dr
)
892 wrmsr(MSR_F16H_DR0_ADDR_MASK
, mask
, 0);
897 wrmsr(MSR_F16H_DR1_ADDR_MASK
- 1 + dr
, mask
, 0);