2 * arch/arm/mach-ep93xx/clock.c
3 * Clock control for Cirrus EP93xx chips.
5 * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or (at
10 * your option) any later version.
13 #include <linux/kernel.h>
14 #include <linux/clk.h>
15 #include <linux/err.h>
16 #include <linux/module.h>
17 #include <linux/string.h>
20 #include <asm/clkdev.h>
21 #include <asm/div64.h>
22 #include <mach/hardware.h>
29 void __iomem
*enable_reg
;
32 unsigned long (*get_rate
)(struct clk
*clk
);
33 int (*set_rate
)(struct clk
*clk
, unsigned long rate
);
37 static unsigned long get_uart_rate(struct clk
*clk
);
39 static int set_keytchclk_rate(struct clk
*clk
, unsigned long rate
);
42 static struct clk clk_uart1
= {
44 .enable_reg
= EP93XX_SYSCON_DEVCFG
,
45 .enable_mask
= EP93XX_SYSCON_DEVCFG_U1EN
,
46 .get_rate
= get_uart_rate
,
48 static struct clk clk_uart2
= {
50 .enable_reg
= EP93XX_SYSCON_DEVCFG
,
51 .enable_mask
= EP93XX_SYSCON_DEVCFG_U2EN
,
52 .get_rate
= get_uart_rate
,
54 static struct clk clk_uart3
= {
56 .enable_reg
= EP93XX_SYSCON_DEVCFG
,
57 .enable_mask
= EP93XX_SYSCON_DEVCFG_U3EN
,
58 .get_rate
= get_uart_rate
,
60 static struct clk clk_pll1
;
61 static struct clk clk_f
;
62 static struct clk clk_h
;
63 static struct clk clk_p
;
64 static struct clk clk_pll2
;
65 static struct clk clk_usb_host
= {
66 .enable_reg
= EP93XX_SYSCON_PWRCNT
,
67 .enable_mask
= EP93XX_SYSCON_PWRCNT_USH_EN
,
69 static struct clk clk_keypad
= {
71 .enable_reg
= EP93XX_SYSCON_KEYTCHCLKDIV
,
72 .enable_mask
= EP93XX_SYSCON_KEYTCHCLKDIV_KEN
,
73 .set_rate
= set_keytchclk_rate
,
75 static struct clk clk_pwm
= {
76 .rate
= EP93XX_EXT_CLK_RATE
,
80 static struct clk clk_m2p0
= {
81 .enable_reg
= EP93XX_SYSCON_PWRCNT
,
82 .enable_mask
= EP93XX_SYSCON_PWRCNT_DMA_M2P0
,
84 static struct clk clk_m2p1
= {
85 .enable_reg
= EP93XX_SYSCON_PWRCNT
,
86 .enable_mask
= EP93XX_SYSCON_PWRCNT_DMA_M2P1
,
88 static struct clk clk_m2p2
= {
89 .enable_reg
= EP93XX_SYSCON_PWRCNT
,
90 .enable_mask
= EP93XX_SYSCON_PWRCNT_DMA_M2P2
,
92 static struct clk clk_m2p3
= {
93 .enable_reg
= EP93XX_SYSCON_PWRCNT
,
94 .enable_mask
= EP93XX_SYSCON_PWRCNT_DMA_M2P3
,
96 static struct clk clk_m2p4
= {
97 .enable_reg
= EP93XX_SYSCON_PWRCNT
,
98 .enable_mask
= EP93XX_SYSCON_PWRCNT_DMA_M2P4
,
100 static struct clk clk_m2p5
= {
101 .enable_reg
= EP93XX_SYSCON_PWRCNT
,
102 .enable_mask
= EP93XX_SYSCON_PWRCNT_DMA_M2P5
,
104 static struct clk clk_m2p6
= {
105 .enable_reg
= EP93XX_SYSCON_PWRCNT
,
106 .enable_mask
= EP93XX_SYSCON_PWRCNT_DMA_M2P6
,
108 static struct clk clk_m2p7
= {
109 .enable_reg
= EP93XX_SYSCON_PWRCNT
,
110 .enable_mask
= EP93XX_SYSCON_PWRCNT_DMA_M2P7
,
112 static struct clk clk_m2p8
= {
113 .enable_reg
= EP93XX_SYSCON_PWRCNT
,
114 .enable_mask
= EP93XX_SYSCON_PWRCNT_DMA_M2P8
,
116 static struct clk clk_m2p9
= {
117 .enable_reg
= EP93XX_SYSCON_PWRCNT
,
118 .enable_mask
= EP93XX_SYSCON_PWRCNT_DMA_M2P9
,
120 static struct clk clk_m2m0
= {
121 .enable_reg
= EP93XX_SYSCON_PWRCNT
,
122 .enable_mask
= EP93XX_SYSCON_PWRCNT_DMA_M2M0
,
124 static struct clk clk_m2m1
= {
125 .enable_reg
= EP93XX_SYSCON_PWRCNT
,
126 .enable_mask
= EP93XX_SYSCON_PWRCNT_DMA_M2M1
,
129 #define INIT_CK(dev,con,ck) \
130 { .dev_id = dev, .con_id = con, .clk = ck }
132 static struct clk_lookup clocks
[] = {
133 INIT_CK("apb:uart1", NULL
, &clk_uart1
),
134 INIT_CK("apb:uart2", NULL
, &clk_uart2
),
135 INIT_CK("apb:uart3", NULL
, &clk_uart3
),
136 INIT_CK(NULL
, "pll1", &clk_pll1
),
137 INIT_CK(NULL
, "fclk", &clk_f
),
138 INIT_CK(NULL
, "hclk", &clk_h
),
139 INIT_CK(NULL
, "pclk", &clk_p
),
140 INIT_CK(NULL
, "pll2", &clk_pll2
),
141 INIT_CK("ep93xx-ohci", NULL
, &clk_usb_host
),
142 INIT_CK("ep93xx-keypad", NULL
, &clk_keypad
),
143 INIT_CK(NULL
, "pwm_clk", &clk_pwm
),
144 INIT_CK(NULL
, "m2p0", &clk_m2p0
),
145 INIT_CK(NULL
, "m2p1", &clk_m2p1
),
146 INIT_CK(NULL
, "m2p2", &clk_m2p2
),
147 INIT_CK(NULL
, "m2p3", &clk_m2p3
),
148 INIT_CK(NULL
, "m2p4", &clk_m2p4
),
149 INIT_CK(NULL
, "m2p5", &clk_m2p5
),
150 INIT_CK(NULL
, "m2p6", &clk_m2p6
),
151 INIT_CK(NULL
, "m2p7", &clk_m2p7
),
152 INIT_CK(NULL
, "m2p8", &clk_m2p8
),
153 INIT_CK(NULL
, "m2p9", &clk_m2p9
),
154 INIT_CK(NULL
, "m2m0", &clk_m2m0
),
155 INIT_CK(NULL
, "m2m1", &clk_m2m1
),
159 int clk_enable(struct clk
*clk
)
161 if (!clk
->users
++ && clk
->enable_reg
) {
164 value
= __raw_readl(clk
->enable_reg
);
165 value
|= clk
->enable_mask
;
167 ep93xx_syscon_swlocked_write(value
, clk
->enable_reg
);
169 __raw_writel(value
, clk
->enable_reg
);
174 EXPORT_SYMBOL(clk_enable
);
176 void clk_disable(struct clk
*clk
)
178 if (!--clk
->users
&& clk
->enable_reg
) {
181 value
= __raw_readl(clk
->enable_reg
);
182 value
&= ~clk
->enable_mask
;
184 ep93xx_syscon_swlocked_write(value
, clk
->enable_reg
);
186 __raw_writel(value
, clk
->enable_reg
);
189 EXPORT_SYMBOL(clk_disable
);
191 static unsigned long get_uart_rate(struct clk
*clk
)
195 value
= __raw_readl(EP93XX_SYSCON_PWRCNT
);
196 if (value
& EP93XX_SYSCON_PWRCNT_UARTBAUD
)
197 return EP93XX_EXT_CLK_RATE
;
199 return EP93XX_EXT_CLK_RATE
/ 2;
202 unsigned long clk_get_rate(struct clk
*clk
)
205 return clk
->get_rate(clk
);
209 EXPORT_SYMBOL(clk_get_rate
);
211 static int set_keytchclk_rate(struct clk
*clk
, unsigned long rate
)
216 val
= __raw_readl(clk
->enable_reg
);
219 * The Key Matrix and ADC clocks are configured using the same
220 * System Controller register. The clock used will be either
221 * 1/4 or 1/16 the external clock rate depending on the
222 * EP93XX_SYSCON_KEYTCHCLKDIV_KDIV/EP93XX_SYSCON_KEYTCHCLKDIV_ADIV
223 * bit being set or cleared.
225 div_bit
= clk
->enable_mask
>> 15;
227 if (rate
== EP93XX_KEYTCHCLK_DIV4
)
229 else if (rate
== EP93XX_KEYTCHCLK_DIV16
)
234 ep93xx_syscon_swlocked_write(val
, clk
->enable_reg
);
239 int clk_set_rate(struct clk
*clk
, unsigned long rate
)
242 return clk
->set_rate(clk
, rate
);
246 EXPORT_SYMBOL(clk_set_rate
);
249 static char fclk_divisors
[] = { 1, 2, 4, 8, 16, 1, 1, 1 };
250 static char hclk_divisors
[] = { 1, 2, 4, 5, 6, 8, 16, 32 };
251 static char pclk_divisors
[] = { 1, 2, 4, 8 };
254 * PLL rate = 14.7456 MHz * (X1FBD + 1) * (X2FBD + 1) / (X2IPD + 1) / 2^PS
256 static unsigned long calc_pll_rate(u32 config_word
)
258 unsigned long long rate
;
261 rate
= EP93XX_EXT_CLK_RATE
;
262 rate
*= ((config_word
>> 11) & 0x1f) + 1; /* X1FBD */
263 rate
*= ((config_word
>> 5) & 0x3f) + 1; /* X2FBD */
264 do_div(rate
, (config_word
& 0x1f) + 1); /* X2IPD */
265 for (i
= 0; i
< ((config_word
>> 16) & 3); i
++) /* PS */
268 return (unsigned long)rate
;
271 static void __init
ep93xx_dma_clock_init(void)
273 clk_m2p0
.rate
= clk_h
.rate
;
274 clk_m2p1
.rate
= clk_h
.rate
;
275 clk_m2p2
.rate
= clk_h
.rate
;
276 clk_m2p3
.rate
= clk_h
.rate
;
277 clk_m2p4
.rate
= clk_h
.rate
;
278 clk_m2p5
.rate
= clk_h
.rate
;
279 clk_m2p6
.rate
= clk_h
.rate
;
280 clk_m2p7
.rate
= clk_h
.rate
;
281 clk_m2p8
.rate
= clk_h
.rate
;
282 clk_m2p9
.rate
= clk_h
.rate
;
283 clk_m2m0
.rate
= clk_h
.rate
;
284 clk_m2m1
.rate
= clk_h
.rate
;
287 static int __init
ep93xx_clock_init(void)
292 value
= __raw_readl(EP93XX_SYSCON_CLOCK_SET1
);
293 if (!(value
& 0x00800000)) { /* PLL1 bypassed? */
294 clk_pll1
.rate
= EP93XX_EXT_CLK_RATE
;
296 clk_pll1
.rate
= calc_pll_rate(value
);
298 clk_f
.rate
= clk_pll1
.rate
/ fclk_divisors
[(value
>> 25) & 0x7];
299 clk_h
.rate
= clk_pll1
.rate
/ hclk_divisors
[(value
>> 20) & 0x7];
300 clk_p
.rate
= clk_h
.rate
/ pclk_divisors
[(value
>> 18) & 0x3];
301 ep93xx_dma_clock_init();
303 value
= __raw_readl(EP93XX_SYSCON_CLOCK_SET2
);
304 if (!(value
& 0x00080000)) { /* PLL2 bypassed? */
305 clk_pll2
.rate
= EP93XX_EXT_CLK_RATE
;
306 } else if (value
& 0x00040000) { /* PLL2 enabled? */
307 clk_pll2
.rate
= calc_pll_rate(value
);
311 clk_usb_host
.rate
= clk_pll2
.rate
/ (((value
>> 28) & 0xf) + 1);
313 printk(KERN_INFO
"ep93xx: PLL1 running at %ld MHz, PLL2 at %ld MHz\n",
314 clk_pll1
.rate
/ 1000000, clk_pll2
.rate
/ 1000000);
315 printk(KERN_INFO
"ep93xx: FCLK %ld MHz, HCLK %ld MHz, PCLK %ld MHz\n",
316 clk_f
.rate
/ 1000000, clk_h
.rate
/ 1000000,
317 clk_p
.rate
/ 1000000);
319 for (i
= 0; i
< ARRAY_SIZE(clocks
); i
++)
320 clkdev_add(&clocks
[i
]);
323 arch_initcall(ep93xx_clock_init
);