2 * arch/sh/kernel/cpu/sh3/entry.S
4 * Copyright (C) 1999, 2000, 2002 Niibe Yutaka
5 * Copyright (C) 2003 - 2006 Paul Mundt
7 * This file is subject to the terms and conditions of the GNU General Public
8 * License. See the file "COPYING" in the main directory of this archive
11 #include <linux/sys.h>
12 #include <linux/errno.h>
13 #include <linux/linkage.h>
14 #include <asm/asm-offsets.h>
15 #include <asm/thread_info.h>
16 #include <asm/unistd.h>
17 #include <cpu/mmu_context.h>
19 #include <asm/cache.h>
22 ! GNU as (as of 2.9.1) changes bf/s into bt/s and bra, when the address
23 ! to be jumped is too far, but it causes illegal slot exception.
26 * entry.S contains the system-call and fault low-level handling routines.
27 * This also contains the timer-interrupt handler, as well as all interrupts
28 * and faults that can result in a task-switch.
30 * NOTE: This code handles signal-recognition, which happens every time
31 * after a timer-interrupt and after each system call.
33 * NOTE: This code uses a convention that instructions in the delay slot
34 * of a transfer-control instruction are indented by an extra space, thus:
36 * jmp @k0 ! control-transfer instruction
37 * ldc k1, ssr ! delay slot
39 * Stack layout in 'ret_from_syscall':
40 * ptrace needs to have all regs on the stack.
41 * if the order here is changed, it needs to be
42 * updated in ptrace.c and ptrace.h
56 /* Offsets to the stack */
57 OFF_R0 = 0 /* Return value. New ABI also arg4 */
58 OFF_R1 = 4 /* New ABI: arg5 */
59 OFF_R2 = 8 /* New ABI: arg6 */
60 OFF_R3 = 12 /* New ABI: syscall_nr */
61 OFF_R4 = 16 /* New ABI: arg0 */
62 OFF_R5 = 20 /* New ABI: arg1 */
63 OFF_R6 = 24 /* New ABI: arg2 */
64 OFF_R7 = 28 /* New ABI: arg3 */
76 #define g_imask r6 /* r6_bank1 */
77 #define k_g_imask r6_bank /* r6_bank1 */
78 #define current r7 /* r7_bank1 */
80 #include <asm/entry-macros.S>
83 * Kernel mode register usage:
86 * k2 scratch (Exception code)
87 * k3 scratch (Return address)
90 * k6 Global Interrupt Mask (0--15 << 4)
91 * k7 CURRENT_THREAD_INFO (pointer to current thread info)
95 ! TLB Miss / Initial Page write exception handling
97 ! TLB hits, but the access violate the protection.
98 ! It can be valid access, such as stack grow and/or C-O-W.
101 ! Find the pmd/pte entry and loadtlb
102 ! If it's not found, cause address error (SEGV)
104 ! Although this could be written in assembly language (and it'd be faster),
105 ! this first version depends *much* on C implementation.
108 #if defined(CONFIG_MMU)
111 bra call_handle_tlbmiss
115 ENTRY(tlb_miss_store)
116 bra call_handle_tlbmiss
120 ENTRY(initial_page_write)
121 bra call_handle_tlbmiss
125 ENTRY(tlb_protection_violation_load)
126 bra call_do_page_fault
130 ENTRY(tlb_protection_violation_store)
131 bra call_do_page_fault
163 2: .long handle_tlbmiss
164 3: .long do_page_fault
165 4: .long ret_from_exception
168 ENTRY(address_error_load)
170 mov #0,r5 ! writeaccess = 0
173 ENTRY(address_error_store)
175 mov #1,r5 ! writeaccess = 1
180 mov.l @r0, r6 ! address
187 2: .long do_address_error
188 #endif /* CONFIG_MMU */
190 #if defined(CONFIG_SH_STANDARD_BIOS)
191 /* Unwind the stack and jmp to the debug entry */
192 ENTRY(sh_bios_handler)
197 lds k2, pr ! restore pr
206 2: .long gdb_vbr_vector
207 #endif /* CONFIG_SH_STANDARD_BIOS */
210 ! - restore r0, r1, r2, r3, r4, r5, r6, r7 from the stack
212 ! - restore r8, r9, r10, r11, r12, r13, r14, r15 from the stack
213 ! - restore spc, pr*, ssr, gbr, mach, macl, skip default tra
214 ! k2 returns original pr
215 ! k3 returns original sr
216 ! k4 returns original stack pointer
217 ! r8 passes SR bitmask, overwritten with restored data on return
219 ! BL=0 on entry, on exit BL=1 (depending on r8).
242 mov.l @r15+, k4 ! original stack pointer
244 mov.l @r15+, k2 ! original PR
245 mov.l @r15+, k3 ! original SR
250 add #4, r15 ! Skip syscall number
257 lds k2, pr ! restore pr
259 ! Calculate new SR value
260 mov k3, k2 ! original SR value
264 and k1, k2 ! Mask original SR value
266 mov k3, k0 ! Calculate IMASK-bits
274 6: or k0, k2 ! Set the IMASK-bits
282 5: .long 0x00001000 ! DSP
285 ! common exception handler
286 #include "../../entry-common.S"
288 ! Exception Vector Base
290 ! Should be aligned page boundary.
296 ! 0x100: General exception vector
301 sts pr, k3 ! save original pr value in k3
305 ! - switch to kernel stack
306 ! k0 returns original sp (after roll back)
312 ! Check for roll back gRB (User and Kernel)
320 cmp/hs k0, k1 ! test k1 (saved PC) >= k0 (saved r0)
326 ldc k0, spc ! PC = saved r0 + r15 - 2
327 2: mov k1, r15 ! SP = r1
330 ! Switch to kernel stack if needed
331 stc ssr, k0 ! Is it from kernel space?
332 shll k0 ! Check MD bit (bit30) by shifting it into...
333 shll k0 ! ...the T bit
334 bt/s 1f ! It's a kernel to kernel transition.
335 mov r15, k0 ! save original stack to k0
336 /* User space to kernel */
337 mov #(THREAD_SIZE >> 10), k1
338 shll8 k1 ! k1 := THREAD_SIZE
341 mov k1, r15 ! change to kernel stack
348 ! 0x400: Instruction and Data TLB miss exception vector
352 sts pr, k3 ! save original pr value in k3
355 mova exception_data, k0
357 ! Setup stack and save DSP context (k0 contains original r15 on return)
361 ! Save registers / Switch to bank 0
362 mov.l 5f, k2 ! vector register address
363 mov.l 1f, k4 ! SR bits to clear in k4
364 bsr save_regs ! needs original pr value in k3
365 mov.l @k2, k2 ! read out vector and keep in k2
367 handle_exception_special:
368 ! Setup return address and jump to exception handler
369 mov.l 7f, r9 ! fetch return address
370 stc r2_bank, r0 ! k2 (vector)
374 mov.l @(r0, r10), r10
376 lds r9, pr ! put return address in pr
378 .align L1_CACHE_SHIFT
381 ! - save default tra, macl, mach, gbr, ssr, pr* and spc on the stack
382 ! - save r15*, r14, r13, r12, r11, r10, r9, r8 on the stack
384 ! - save r7, r6, r5, r4, r3, r2, r1, r0 on the stack
385 ! k0 contains original stack pointer*
387 ! k3 passes original pr*
388 ! k4 passes SR bitmask
389 ! BL=1 on entry, on exit BL=0.
393 mov.l k1, @-r15 ! set TRA (default: -1)
398 mov.l k3, @-r15 ! original pr in k3
401 mov.l k0, @-r15 ! original stack pointer in k0
410 mov.l 0f, k3 ! SR bits to set in k3
415 ! - modify SR for bank switch
416 ! - save r7, r6, r5, r4, r3, r2, r1, r0 on the stack
417 ! k3 passes bits to set in SR
418 ! k4 passes bits to clear in SR
437 ! 0x600: Interrupt / NMI vector
440 ENTRY(handle_interrupt)
441 sts pr, k3 ! save original pr value in k3
442 mova exception_data, k0
444 ! Setup stack and save DSP context (k0 contains original r15 on return)
448 ! Save registers / Switch to bank 0
449 mov.l 1f, k4 ! SR bits to clear in k4
450 bsr save_regs ! needs original pr value in k3
451 mov #-1, k2 ! default vector kept in k2
455 stc sr, r0 ! get status register
463 ! Setup return address and jump to do_IRQ
464 mov.l 4f, r9 ! fetch return address
465 lds r9, pr ! put return address in pr
468 mov.l @r4, r4 ! pass INTEVT vector as arg0
472 mov r4, r0 ! save vector->jmp table offset for later
474 shlr2 r4 ! vector to IRQ# conversion
477 cmp/pz r4 ! is it a valid IRQ?
481 * We got here as a result of taking the INTEVT path for something
482 * that isn't a valid hard IRQ, therefore we bypass the do_IRQ()
483 * path and special case the event dispatch instead. This is the
484 * expected path for the NMI (and any other brilliantly implemented
485 * exception), which effectively wants regular exception dispatch
486 * but is unfortunately reported through INTEVT rather than
492 mov r15, r8 ! trap handlers take saved regs in r8
495 jmp @r9 ! Off to do_IRQ() we go.
496 mov r15, r5 ! pass saved registers as arg1
498 ENTRY(exception_none)
502 .align L1_CACHE_SHIFT
504 0: .long 0x000080f0 ! FD=1, IMASK=15
505 1: .long 0xcfffffff ! RB=0, BL=0
508 4: .long ret_from_irq
510 6: .long exception_handling_table
511 7: .long ret_from_exception