4 * Copyright (C) 2006 Paul Mundt
5 * Copyright (C) 2009 Magnus Damm
7 * This file is subject to the terms and conditions of the GNU General Public
8 * License. See the file "COPYING" in the main directory of this archive
11 #include <linux/platform_device.h>
12 #include <linux/init.h>
13 #include <linux/serial.h>
14 #include <linux/serial_sci.h>
15 #include <linux/sh_timer.h>
18 static struct plat_sci_port scif0_platform_data
= {
19 .mapbase
= 0xffe80000,
20 .flags
= UPF_BOOT_AUTOCONF
,
22 .irqs
= { 40, 41, 43, 42 },
25 static struct platform_device scif0_device
= {
29 .platform_data
= &scif0_platform_data
,
33 static struct sh_timer_config tmu0_platform_data
= {
35 .channel_offset
= 0x04,
37 .clk
= "peripheral_clk",
38 .clockevent_rating
= 200,
41 static struct resource tmu0_resources
[] = {
46 .flags
= IORESOURCE_MEM
,
50 .flags
= IORESOURCE_IRQ
,
54 static struct platform_device tmu0_device
= {
58 .platform_data
= &tmu0_platform_data
,
60 .resource
= tmu0_resources
,
61 .num_resources
= ARRAY_SIZE(tmu0_resources
),
64 static struct sh_timer_config tmu1_platform_data
= {
66 .channel_offset
= 0x10,
68 .clk
= "peripheral_clk",
69 .clocksource_rating
= 200,
72 static struct resource tmu1_resources
[] = {
77 .flags
= IORESOURCE_MEM
,
81 .flags
= IORESOURCE_IRQ
,
85 static struct platform_device tmu1_device
= {
89 .platform_data
= &tmu1_platform_data
,
91 .resource
= tmu1_resources
,
92 .num_resources
= ARRAY_SIZE(tmu1_resources
),
95 static struct sh_timer_config tmu2_platform_data
= {
97 .channel_offset
= 0x1c,
99 .clk
= "peripheral_clk",
102 static struct resource tmu2_resources
[] = {
107 .flags
= IORESOURCE_MEM
,
111 .flags
= IORESOURCE_IRQ
,
115 static struct platform_device tmu2_device
= {
119 .platform_data
= &tmu2_platform_data
,
121 .resource
= tmu2_resources
,
122 .num_resources
= ARRAY_SIZE(tmu2_resources
),
125 static struct platform_device
*sh4202_devices
[] __initdata
= {
132 static int __init
sh4202_devices_setup(void)
134 return platform_add_devices(sh4202_devices
,
135 ARRAY_SIZE(sh4202_devices
));
137 arch_initcall(sh4202_devices_setup
);
139 static struct platform_device
*sh4202_early_devices
[] __initdata
= {
146 void __init
plat_early_device_setup(void)
148 early_platform_add_devices(sh4202_early_devices
,
149 ARRAY_SIZE(sh4202_early_devices
));
155 /* interrupt sources */
156 IRL0
, IRL1
, IRL2
, IRL3
, /* only IRLM mode supported */
157 HUDI
, TMU0
, TMU1
, TMU2
, RTC
, SCIF
, WDT
,
160 static struct intc_vect vectors
[] __initdata
= {
161 INTC_VECT(HUDI
, 0x600),
162 INTC_VECT(TMU0
, 0x400), INTC_VECT(TMU1
, 0x420),
163 INTC_VECT(TMU2
, 0x440), INTC_VECT(TMU2
, 0x460),
164 INTC_VECT(RTC
, 0x480), INTC_VECT(RTC
, 0x4a0),
165 INTC_VECT(RTC
, 0x4c0),
166 INTC_VECT(SCIF
, 0x700), INTC_VECT(SCIF
, 0x720),
167 INTC_VECT(SCIF
, 0x740), INTC_VECT(SCIF
, 0x760),
168 INTC_VECT(WDT
, 0x560),
171 static struct intc_prio_reg prio_registers
[] __initdata
= {
172 { 0xffd00004, 0, 16, 4, /* IPRA */ { TMU0
, TMU1
, TMU2
, RTC
} },
173 { 0xffd00008, 0, 16, 4, /* IPRB */ { WDT
, 0, 0, 0 } },
174 { 0xffd0000c, 0, 16, 4, /* IPRC */ { 0, 0, SCIF
, HUDI
} },
175 { 0xffd00010, 0, 16, 4, /* IPRD */ { IRL0
, IRL1
, IRL2
, IRL3
} },
178 static DECLARE_INTC_DESC(intc_desc
, "sh4-202", vectors
, NULL
,
179 NULL
, prio_registers
, NULL
);
181 static struct intc_vect vectors_irlm
[] __initdata
= {
182 INTC_VECT(IRL0
, 0x240), INTC_VECT(IRL1
, 0x2a0),
183 INTC_VECT(IRL2
, 0x300), INTC_VECT(IRL3
, 0x360),
186 static DECLARE_INTC_DESC(intc_desc_irlm
, "sh4-202_irlm", vectors_irlm
, NULL
,
187 NULL
, prio_registers
, NULL
);
189 void __init
plat_irq_setup(void)
191 register_intc_controller(&intc_desc
);
194 #define INTC_ICR 0xffd00000UL
195 #define INTC_ICR_IRLM (1<<7)
197 void __init
plat_irq_setup_pins(int mode
)
200 case IRQ_MODE_IRQ
: /* individual interrupt mode for IRL3-0 */
201 ctrl_outw(ctrl_inw(INTC_ICR
) | INTC_ICR_IRLM
, INTC_ICR
);
202 register_intc_controller(&intc_desc_irlm
);