1 // SPDX-License-Identifier: GPL-2.0
3 * Toshiba TC90522 Demodulator
5 * Copyright (C) 2014 Akihiro Tsukada <tskd08@gmail.com>
10 * This driver is incomplete and lacks init/config of the chips,
11 * as the necessary info is not disclosed.
12 * It assumes that users of this driver (such as a PCI bridge of
13 * DTV receiver cards) properly init and configure the chip
14 * via I2C *before* calling this driver's init() function.
16 * Currently, PT3 driver is the only one that uses this driver,
17 * and contains init/config code in its firmware.
18 * Thus some part of the code might be dependent on PT3 specific config.
21 #include <linux/kernel.h>
22 #include <linux/math64.h>
23 #include <linux/dvb/frontend.h>
24 #include <media/dvb_math.h>
27 #define TC90522_I2C_THRU_REG 0xfe
29 #define TC90522_MODULE_IDX(addr) (((u8)(addr) & 0x02U) >> 1)
31 struct tc90522_state
{
32 struct tc90522_config cfg
;
33 struct dvb_frontend fe
;
34 struct i2c_client
*i2c_client
;
35 struct i2c_adapter tuner_i2c
;
46 reg_write(struct tc90522_state
*state
, const struct reg_val
*regs
, int num
)
52 msg
.addr
= state
->i2c_client
->addr
;
55 for (i
= 0; i
< num
; i
++) {
56 msg
.buf
= (u8
*)®s
[i
];
57 ret
= i2c_transfer(state
->i2c_client
->adapter
, &msg
, 1);
66 static int reg_read(struct tc90522_state
*state
, u8 reg
, u8
*val
, u8 len
)
68 struct i2c_msg msgs
[2] = {
70 .addr
= state
->i2c_client
->addr
,
76 .addr
= state
->i2c_client
->addr
,
84 ret
= i2c_transfer(state
->i2c_client
->adapter
, msgs
, ARRAY_SIZE(msgs
));
85 if (ret
== ARRAY_SIZE(msgs
))
92 static struct tc90522_state
*cfg_to_state(struct tc90522_config
*c
)
94 return container_of(c
, struct tc90522_state
, cfg
);
98 static int tc90522s_set_tsid(struct dvb_frontend
*fe
)
100 struct reg_val set_tsid
[] = {
105 set_tsid
[0].val
= (fe
->dtv_property_cache
.stream_id
& 0xff00) >> 8;
106 set_tsid
[1].val
= fe
->dtv_property_cache
.stream_id
& 0xff;
107 return reg_write(fe
->demodulator_priv
, set_tsid
, ARRAY_SIZE(set_tsid
));
110 static int tc90522t_set_layers(struct dvb_frontend
*fe
)
115 laysel
= ~fe
->dtv_property_cache
.isdbt_layer_enabled
& 0x07;
116 laysel
= (laysel
& 0x01) << 2 | (laysel
& 0x02) | (laysel
& 0x04) >> 2;
119 return reg_write(fe
->demodulator_priv
, &rv
, 1);
124 static int tc90522s_read_status(struct dvb_frontend
*fe
, enum fe_status
*status
)
126 struct tc90522_state
*state
;
130 state
= fe
->demodulator_priv
;
131 ret
= reg_read(state
, 0xc3, ®
, 1);
136 if (reg
& 0x80) /* input level under min ? */
138 *status
|= FE_HAS_SIGNAL
;
140 if (reg
& 0x60) /* carrier? */
142 *status
|= FE_HAS_CARRIER
| FE_HAS_VITERBI
| FE_HAS_SYNC
;
146 if (reg_read(state
, 0xc5, ®
, 1) < 0 || !(reg
& 0x03))
148 *status
|= FE_HAS_LOCK
;
152 static int tc90522t_read_status(struct dvb_frontend
*fe
, enum fe_status
*status
)
154 struct tc90522_state
*state
;
158 state
= fe
->demodulator_priv
;
159 ret
= reg_read(state
, 0x96, ®
, 1);
165 *status
= FE_HAS_SIGNAL
| FE_HAS_CARRIER
| FE_HAS_VITERBI
166 | FE_HAS_SYNC
| FE_HAS_LOCK
;
170 ret
= reg_read(state
, 0x80, ®
, 1);
176 *status
|= FE_HAS_SIGNAL
| FE_HAS_CARRIER
;
180 *status
|= FE_HAS_SYNC
| FE_HAS_VITERBI
;
184 *status
|= FE_HAS_LOCK
;
188 static const enum fe_code_rate fec_conv_sat
[] = {
189 FEC_NONE
, /* unused */
190 FEC_1_2
, /* for BPSK */
191 FEC_1_2
, FEC_2_3
, FEC_3_4
, FEC_5_6
, FEC_7_8
, /* for QPSK */
192 FEC_2_3
, /* for 8PSK. (trellis code) */
195 static int tc90522s_get_frontend(struct dvb_frontend
*fe
,
196 struct dtv_frontend_properties
*c
)
198 struct tc90522_state
*state
;
199 struct dtv_fe_stats
*stats
;
205 state
= fe
->demodulator_priv
;
206 c
->delivery_system
= SYS_ISDBS
;
207 c
->symbol_rate
= 28860000;
210 ret
= reg_read(state
, 0xe6, val
, 5);
214 c
->stream_id
= val
[0] << 8 | val
[1];
216 /* high/single layer */
217 v
= (val
[2] & 0x70) >> 4;
218 c
->modulation
= (v
== 7) ? PSK_8
: QPSK
;
219 c
->fec_inner
= fec_conv_sat
[v
];
220 c
->layer
[0].fec
= c
->fec_inner
;
221 c
->layer
[0].modulation
= c
->modulation
;
222 c
->layer
[0].segment_count
= val
[3] & 0x3f; /* slots */
226 c
->layer
[1].fec
= fec_conv_sat
[v
];
227 if (v
== 0) /* no low layer */
228 c
->layer
[1].segment_count
= 0;
230 c
->layer
[1].segment_count
= val
[4] & 0x3f; /* slots */
232 * actually, BPSK if v==1, but not defined in
235 c
->layer
[1].modulation
= QPSK
;
236 layers
= (v
> 0) ? 2 : 1;
241 stats
= &c
->strength
;
243 /* let the connected tuner set RSSI property cache */
244 if (fe
->ops
.tuner_ops
.get_rf_strength
) {
247 fe
->ops
.tuner_ops
.get_rf_strength(fe
, &dummy
);
252 stats
->stat
[0].scale
= FE_SCALE_NOT_AVAILABLE
;
254 ret
= reg_read(state
, 0xbc, val
, 2);
256 cndat
= val
[0] << 8 | val
[1];
261 cndat
-= 3000; /* cndat: 4.12 fixed point float */
263 * cnr[mdB] = -1634.6 * P^5 + 14341 * P^4 - 50259 * P^3
264 * + 88977 * P^2 - 89565 * P + 58857
265 * (P = sqrt(cndat) / 64)
267 /* p := sqrt(cndat) << 8 = P << 14, 2.14 fixed point float */
269 p
= int_sqrt(cndat
<< 16);
271 cn
= div64_s64(-16346LL * p4
* p
, 10) >> 35;
272 cn
+= (14341LL * p4
) >> 21;
273 cn
-= (50259LL * cndat
* p
) >> 23;
274 cn
+= (88977LL * cndat
) >> 9;
275 cn
-= (89565LL * p
) >> 11;
277 stats
->stat
[0].svalue
= cn
>> 3;
278 stats
->stat
[0].scale
= FE_SCALE_DECIBEL
;
281 /* per-layer post viterbi BER (or PER? config dependent?) */
282 stats
= &c
->post_bit_error
;
283 memset(stats
, 0, sizeof(*stats
));
285 ret
= reg_read(state
, 0xeb, val
, 10);
287 for (i
= 0; i
< layers
; i
++)
288 stats
->stat
[i
].scale
= FE_SCALE_NOT_AVAILABLE
;
290 for (i
= 0; i
< layers
; i
++) {
291 stats
->stat
[i
].scale
= FE_SCALE_COUNTER
;
292 stats
->stat
[i
].uvalue
= val
[i
* 5] << 16
293 | val
[i
* 5 + 1] << 8 | val
[i
* 5 + 2];
296 stats
= &c
->post_bit_count
;
297 memset(stats
, 0, sizeof(*stats
));
300 for (i
= 0; i
< layers
; i
++)
301 stats
->stat
[i
].scale
= FE_SCALE_NOT_AVAILABLE
;
303 for (i
= 0; i
< layers
; i
++) {
304 stats
->stat
[i
].scale
= FE_SCALE_COUNTER
;
305 stats
->stat
[i
].uvalue
=
306 val
[i
* 5 + 3] << 8 | val
[i
* 5 + 4];
307 stats
->stat
[i
].uvalue
*= 204 * 8;
315 static const enum fe_transmit_mode tm_conv
[] = {
316 TRANSMISSION_MODE_2K
,
317 TRANSMISSION_MODE_4K
,
318 TRANSMISSION_MODE_8K
,
322 static const enum fe_code_rate fec_conv_ter
[] = {
323 FEC_1_2
, FEC_2_3
, FEC_3_4
, FEC_5_6
, FEC_7_8
, 0, 0, 0
326 static const enum fe_modulation mod_conv
[] = {
327 DQPSK
, QPSK
, QAM_16
, QAM_64
, 0, 0, 0, 0
330 static int tc90522t_get_frontend(struct dvb_frontend
*fe
,
331 struct dtv_frontend_properties
*c
)
333 struct tc90522_state
*state
;
334 struct dtv_fe_stats
*stats
;
340 state
= fe
->demodulator_priv
;
341 c
->delivery_system
= SYS_ISDBT
;
342 c
->bandwidth_hz
= 6000000;
344 ret
= reg_read(state
, 0xb0, val
, 1);
346 mode
= (val
[0] & 0xc0) >> 6;
347 c
->transmission_mode
= tm_conv
[mode
];
348 c
->guard_interval
= (val
[0] & 0x30) >> 4;
351 ret
= reg_read(state
, 0xb2, val
, 6);
356 c
->isdbt_partial_reception
= val
[0] & 0x01;
357 c
->isdbt_sb_mode
= (val
[0] & 0xc0) == 0x40;
360 v
= (val
[2] & 0x78) >> 3;
362 c
->layer
[0].segment_count
= 0;
365 c
->layer
[0].segment_count
= v
;
366 c
->layer
[0].fec
= fec_conv_ter
[(val
[1] & 0x1c) >> 2];
367 c
->layer
[0].modulation
= mod_conv
[(val
[1] & 0xe0) >> 5];
368 v
= (val
[1] & 0x03) << 1 | (val
[2] & 0x80) >> 7;
369 c
->layer
[0].interleaving
= v
;
373 v
= (val
[3] & 0x03) << 2 | (val
[4] & 0xc0) >> 6;
375 c
->layer
[1].segment_count
= 0;
378 c
->layer
[1].segment_count
= v
;
379 c
->layer
[1].fec
= fec_conv_ter
[(val
[3] & 0xe0) >> 5];
380 c
->layer
[1].modulation
= mod_conv
[(val
[2] & 0x07)];
381 c
->layer
[1].interleaving
= (val
[3] & 0x1c) >> 2;
385 v
= (val
[5] & 0x1e) >> 1;
387 c
->layer
[2].segment_count
= 0;
390 c
->layer
[2].segment_count
= v
;
391 c
->layer
[2].fec
= fec_conv_ter
[(val
[4] & 0x07)];
392 c
->layer
[2].modulation
= mod_conv
[(val
[4] & 0x38) >> 3];
393 c
->layer
[2].interleaving
= (val
[5] & 0xe0) >> 5;
399 stats
= &c
->strength
;
401 /* let the connected tuner set RSSI property cache */
402 if (fe
->ops
.tuner_ops
.get_rf_strength
) {
405 fe
->ops
.tuner_ops
.get_rf_strength(fe
, &dummy
);
410 stats
->stat
[0].scale
= FE_SCALE_NOT_AVAILABLE
;
412 ret
= reg_read(state
, 0x8b, val
, 3);
414 cndat
= val
[0] << 16 | val
[1] << 8 | val
[2];
420 * cnr[mdB] = 0.024 P^4 - 1.6 P^3 + 39.8 P^2 + 549.1 P + 3096.5
421 * (P = 10log10(5505024/cndat))
423 /* cn = cnr << 3 (61.3 fixed point float */
424 /* p = 10log10(5505024/cndat) << 24 (8.24 fixed point float)*/
425 p
= intlog10(5505024) - intlog10(cndat
);
429 cn
+= div64_s64(43827LL * p
, 10) >> 24;
431 cn
+= div64_s64(3184LL * tmp
* tmp
, 10) >> 32;
433 cn
-= div64_s64(128LL * tmp
* tmp
* tmp
, 10) >> 33;
435 cn
+= div64_s64(192LL * tmp
* tmp
* tmp
* tmp
, 1000) >> 24;
437 stats
->stat
[0].svalue
= cn
>> 3;
438 stats
->stat
[0].scale
= FE_SCALE_DECIBEL
;
441 /* per-layer post viterbi BER (or PER? config dependent?) */
442 stats
= &c
->post_bit_error
;
443 memset(stats
, 0, sizeof(*stats
));
445 ret
= reg_read(state
, 0x9d, val
, 15);
447 for (i
= 0; i
< layers
; i
++)
448 stats
->stat
[i
].scale
= FE_SCALE_NOT_AVAILABLE
;
450 for (i
= 0; i
< layers
; i
++) {
451 stats
->stat
[i
].scale
= FE_SCALE_COUNTER
;
452 stats
->stat
[i
].uvalue
= val
[i
* 3] << 16
453 | val
[i
* 3 + 1] << 8 | val
[i
* 3 + 2];
456 stats
= &c
->post_bit_count
;
457 memset(stats
, 0, sizeof(*stats
));
460 for (i
= 0; i
< layers
; i
++)
461 stats
->stat
[i
].scale
= FE_SCALE_NOT_AVAILABLE
;
463 for (i
= 0; i
< layers
; i
++) {
464 stats
->stat
[i
].scale
= FE_SCALE_COUNTER
;
465 stats
->stat
[i
].uvalue
=
466 val
[9 + i
* 2] << 8 | val
[9 + i
* 2 + 1];
467 stats
->stat
[i
].uvalue
*= 204 * 8;
474 static const struct reg_val reset_sat
= { 0x03, 0x01 };
475 static const struct reg_val reset_ter
= { 0x01, 0x40 };
477 static int tc90522_set_frontend(struct dvb_frontend
*fe
)
479 struct tc90522_state
*state
;
482 state
= fe
->demodulator_priv
;
484 if (fe
->ops
.tuner_ops
.set_params
)
485 ret
= fe
->ops
.tuner_ops
.set_params(fe
);
491 if (fe
->ops
.delsys
[0] == SYS_ISDBS
) {
492 ret
= tc90522s_set_tsid(fe
);
495 ret
= reg_write(state
, &reset_sat
, 1);
497 ret
= tc90522t_set_layers(fe
);
500 ret
= reg_write(state
, &reset_ter
, 1);
508 dev_warn(&state
->tuner_i2c
.dev
, "(%s) failed. [adap%d-fe%d]\n",
509 __func__
, fe
->dvb
->num
, fe
->id
);
513 static int tc90522_get_tune_settings(struct dvb_frontend
*fe
,
514 struct dvb_frontend_tune_settings
*settings
)
516 if (fe
->ops
.delsys
[0] == SYS_ISDBS
) {
517 settings
->min_delay_ms
= 250;
518 settings
->step_size
= 1000;
519 settings
->max_drift
= settings
->step_size
* 2;
521 settings
->min_delay_ms
= 400;
522 settings
->step_size
= 142857;
523 settings
->max_drift
= settings
->step_size
;
528 static int tc90522_set_if_agc(struct dvb_frontend
*fe
, bool on
)
530 struct reg_val agc_sat
[] = {
536 struct reg_val agc_ter
[] = {
541 struct tc90522_state
*state
;
545 state
= fe
->demodulator_priv
;
546 if (fe
->ops
.delsys
[0] == SYS_ISDBS
) {
547 agc_sat
[0].val
= on
? 0xff : 0x00;
548 agc_sat
[1].val
|= 0x80;
549 agc_sat
[1].val
|= on
? 0x01 : 0x00;
550 agc_sat
[2].val
|= on
? 0x40 : 0x00;
552 num
= ARRAY_SIZE(agc_sat
);
554 agc_ter
[0].val
= on
? 0x40 : 0x00;
555 agc_ter
[1].val
|= on
? 0x00 : 0x01;
557 num
= ARRAY_SIZE(agc_ter
);
559 return reg_write(state
, rv
, num
);
562 static const struct reg_val sleep_sat
= { 0x17, 0x01 };
563 static const struct reg_val sleep_ter
= { 0x03, 0x90 };
565 static int tc90522_sleep(struct dvb_frontend
*fe
)
567 struct tc90522_state
*state
;
570 state
= fe
->demodulator_priv
;
571 if (fe
->ops
.delsys
[0] == SYS_ISDBS
)
572 ret
= reg_write(state
, &sleep_sat
, 1);
574 ret
= reg_write(state
, &sleep_ter
, 1);
575 if (ret
== 0 && fe
->ops
.set_lna
&&
576 fe
->dtv_property_cache
.lna
== LNA_AUTO
) {
577 fe
->dtv_property_cache
.lna
= 0;
578 ret
= fe
->ops
.set_lna(fe
);
579 fe
->dtv_property_cache
.lna
= LNA_AUTO
;
583 dev_warn(&state
->tuner_i2c
.dev
,
584 "(%s) failed. [adap%d-fe%d]\n",
585 __func__
, fe
->dvb
->num
, fe
->id
);
589 static const struct reg_val wakeup_sat
= { 0x17, 0x00 };
590 static const struct reg_val wakeup_ter
= { 0x03, 0x80 };
592 static int tc90522_init(struct dvb_frontend
*fe
)
594 struct tc90522_state
*state
;
598 * Because the init sequence is not public,
599 * the parent device/driver should have init'ed the device before.
600 * just wake up the device here.
603 state
= fe
->demodulator_priv
;
604 if (fe
->ops
.delsys
[0] == SYS_ISDBS
)
605 ret
= reg_write(state
, &wakeup_sat
, 1);
607 ret
= reg_write(state
, &wakeup_ter
, 1);
608 if (ret
== 0 && fe
->ops
.set_lna
&&
609 fe
->dtv_property_cache
.lna
== LNA_AUTO
) {
610 fe
->dtv_property_cache
.lna
= 1;
611 ret
= fe
->ops
.set_lna(fe
);
612 fe
->dtv_property_cache
.lna
= LNA_AUTO
;
616 dev_warn(&state
->tuner_i2c
.dev
,
617 "(%s) failed. [adap%d-fe%d]\n",
618 __func__
, fe
->dvb
->num
, fe
->id
);
622 /* prefer 'all-layers' to 'none' as a default */
623 if (fe
->dtv_property_cache
.isdbt_layer_enabled
== 0)
624 fe
->dtv_property_cache
.isdbt_layer_enabled
= 7;
625 return tc90522_set_if_agc(fe
, true);
630 * tuner I2C adapter functions
634 tc90522_master_xfer(struct i2c_adapter
*adap
, struct i2c_msg
*msgs
, int num
)
636 struct tc90522_state
*state
;
637 struct i2c_msg
*new_msgs
;
647 for (i
= 0; i
< num
; i
++)
648 if (msgs
[i
].flags
& I2C_M_RD
)
650 new_msgs
= kmalloc_array(num
+ rd_num
, sizeof(*new_msgs
), GFP_KERNEL
);
654 state
= i2c_get_adapdata(adap
);
656 bufend
= wbuf
+ sizeof(wbuf
);
657 for (i
= 0, j
= 0; i
< num
; i
++, j
++) {
658 new_msgs
[j
].addr
= state
->i2c_client
->addr
;
659 new_msgs
[j
].flags
= msgs
[i
].flags
;
661 if (msgs
[i
].flags
& I2C_M_RD
) {
662 new_msgs
[j
].flags
&= ~I2C_M_RD
;
665 p
[0] = TC90522_I2C_THRU_REG
;
666 p
[1] = msgs
[i
].addr
<< 1 | 0x01;
671 new_msgs
[j
].addr
= state
->i2c_client
->addr
;
672 new_msgs
[j
].flags
= msgs
[i
].flags
;
673 new_msgs
[j
].buf
= msgs
[i
].buf
;
674 new_msgs
[j
].len
= msgs
[i
].len
;
678 if (p
+ msgs
[i
].len
+ 2 > bufend
)
680 p
[0] = TC90522_I2C_THRU_REG
;
681 p
[1] = msgs
[i
].addr
<< 1;
682 memcpy(p
+ 2, msgs
[i
].buf
, msgs
[i
].len
);
684 new_msgs
[j
].len
= msgs
[i
].len
+ 2;
685 p
+= new_msgs
[j
].len
;
691 ret
= i2c_transfer(state
->i2c_client
->adapter
, new_msgs
, j
);
692 if (ret
>= 0 && ret
< j
)
695 return (ret
== j
) ? num
: ret
;
698 static u32
tc90522_functionality(struct i2c_adapter
*adap
)
703 static const struct i2c_algorithm tc90522_tuner_i2c_algo
= {
704 .master_xfer
= &tc90522_master_xfer
,
705 .functionality
= &tc90522_functionality
,
710 * I2C driver functions
713 static const struct dvb_frontend_ops tc90522_ops_sat
= {
714 .delsys
= { SYS_ISDBS
},
716 .name
= "Toshiba TC90522 ISDB-S module",
717 .frequency_min_hz
= 950 * MHz
,
718 .frequency_max_hz
= 2150 * MHz
,
719 .caps
= FE_CAN_INVERSION_AUTO
| FE_CAN_FEC_AUTO
|
720 FE_CAN_QAM_AUTO
| FE_CAN_TRANSMISSION_MODE_AUTO
|
721 FE_CAN_GUARD_INTERVAL_AUTO
| FE_CAN_HIERARCHY_AUTO
,
724 .init
= tc90522_init
,
725 .sleep
= tc90522_sleep
,
726 .set_frontend
= tc90522_set_frontend
,
727 .get_tune_settings
= tc90522_get_tune_settings
,
729 .get_frontend
= tc90522s_get_frontend
,
730 .read_status
= tc90522s_read_status
,
733 static const struct dvb_frontend_ops tc90522_ops_ter
= {
734 .delsys
= { SYS_ISDBT
},
736 .name
= "Toshiba TC90522 ISDB-T module",
737 .frequency_min_hz
= 470 * MHz
,
738 .frequency_max_hz
= 770 * MHz
,
739 .frequency_stepsize_hz
= 142857,
740 .caps
= FE_CAN_INVERSION_AUTO
|
741 FE_CAN_FEC_1_2
| FE_CAN_FEC_2_3
| FE_CAN_FEC_3_4
|
742 FE_CAN_FEC_5_6
| FE_CAN_FEC_7_8
| FE_CAN_FEC_AUTO
|
743 FE_CAN_QPSK
| FE_CAN_QAM_16
| FE_CAN_QAM_64
|
744 FE_CAN_QAM_AUTO
| FE_CAN_TRANSMISSION_MODE_AUTO
|
745 FE_CAN_GUARD_INTERVAL_AUTO
| FE_CAN_RECOVER
|
746 FE_CAN_HIERARCHY_AUTO
,
749 .init
= tc90522_init
,
750 .sleep
= tc90522_sleep
,
751 .set_frontend
= tc90522_set_frontend
,
752 .get_tune_settings
= tc90522_get_tune_settings
,
754 .get_frontend
= tc90522t_get_frontend
,
755 .read_status
= tc90522t_read_status
,
759 static int tc90522_probe(struct i2c_client
*client
,
760 const struct i2c_device_id
*id
)
762 struct tc90522_state
*state
;
763 struct tc90522_config
*cfg
;
764 const struct dvb_frontend_ops
*ops
;
765 struct i2c_adapter
*adap
;
768 state
= kzalloc(sizeof(*state
), GFP_KERNEL
);
771 state
->i2c_client
= client
;
773 cfg
= client
->dev
.platform_data
;
774 memcpy(&state
->cfg
, cfg
, sizeof(state
->cfg
));
775 cfg
->fe
= state
->cfg
.fe
= &state
->fe
;
776 ops
= id
->driver_data
== 0 ? &tc90522_ops_sat
: &tc90522_ops_ter
;
777 memcpy(&state
->fe
.ops
, ops
, sizeof(*ops
));
778 state
->fe
.demodulator_priv
= state
;
780 adap
= &state
->tuner_i2c
;
781 adap
->owner
= THIS_MODULE
;
782 adap
->algo
= &tc90522_tuner_i2c_algo
;
783 adap
->dev
.parent
= &client
->dev
;
784 strscpy(adap
->name
, "tc90522_sub", sizeof(adap
->name
));
785 i2c_set_adapdata(adap
, state
);
786 ret
= i2c_add_adapter(adap
);
789 cfg
->tuner_i2c
= state
->cfg
.tuner_i2c
= adap
;
791 i2c_set_clientdata(client
, &state
->cfg
);
792 dev_info(&client
->dev
, "Toshiba TC90522 attached.\n");
799 static int tc90522_remove(struct i2c_client
*client
)
801 struct tc90522_state
*state
;
803 state
= cfg_to_state(i2c_get_clientdata(client
));
804 i2c_del_adapter(&state
->tuner_i2c
);
810 static const struct i2c_device_id tc90522_id
[] = {
811 { TC90522_I2C_DEV_SAT
, 0 },
812 { TC90522_I2C_DEV_TER
, 1 },
815 MODULE_DEVICE_TABLE(i2c
, tc90522_id
);
817 static struct i2c_driver tc90522_driver
= {
821 .probe
= tc90522_probe
,
822 .remove
= tc90522_remove
,
823 .id_table
= tc90522_id
,
826 module_i2c_driver(tc90522_driver
);
828 MODULE_DESCRIPTION("Toshiba TC90522 frontend");
829 MODULE_AUTHOR("Akihiro TSUKADA");
830 MODULE_LICENSE("GPL");