2 * Copyright (C) 2011 - 2014 Xilinx
3 * Copyright (C) 2012 National Instruments Corp.
5 * This software is licensed under the terms of the GNU General Public
6 * License version 2, as published by the Free Software Foundation, and
7 * may be copied, distributed, and modified under those terms.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
15 /include/ "zynq-7000.dtsi"
18 model = "Zynq ZC702 Development Board";
19 compatible = "xlnx,zynq-zc702", "xlnx,zynq-7000";
28 device_type = "memory";
29 reg = <0x0 0x40000000>;
33 bootargs = "earlyprintk";
34 stdout-path = "serial0:115200n8";
38 compatible = "gpio-leds";
42 gpios = <&gpio0 10 0>;
43 linux,default-trigger = "heartbeat";
48 compatible = "usb-nop-xceiv";
55 pinctrl-names = "default";
56 pinctrl-0 = <&pinctrl_can0_default>;
60 ps-clk-frequency = <33333333>;
65 phy-mode = "rgmii-id";
66 phy-handle = <ðernet_phy>;
67 pinctrl-names = "default";
68 pinctrl-0 = <&pinctrl_gem0_default>;
70 ethernet_phy: ethernet-phy@7 {
76 pinctrl-names = "default";
77 pinctrl-0 = <&pinctrl_gpio0_default>;
82 clock-frequency = <400000>;
83 pinctrl-names = "default";
84 pinctrl-0 = <&pinctrl_i2c0_default>;
87 compatible = "nxp,pca9548";
96 si570: clock-generator@5d {
98 compatible = "silabs,si570";
99 temperature-stability = <50>;
101 factory-fout = <156250000>;
102 clock-frequency = <148500000>;
107 #address-cells = <1>;
111 compatible = "at,24c08";
117 #address-cells = <1>;
121 compatible = "ti,tca6416";
129 #address-cells = <1>;
133 compatible = "nxp,pcf8563";
139 #address-cells = <1>;
143 compatible = "ti,ucd9248";
147 compatible = "ti,ucd9248";
151 compatible = "ti,ucd9248";
159 pinctrl_can0_default: can0-default {
162 groups = "can0_9_grp";
166 groups = "can0_9_grp";
182 pinctrl_gem0_default: gem0-default {
184 function = "ethernet0";
185 groups = "ethernet0_0_grp";
189 groups = "ethernet0_0_grp";
195 pins = "MIO22", "MIO23", "MIO24", "MIO25", "MIO26", "MIO27";
201 pins = "MIO16", "MIO17", "MIO18", "MIO19", "MIO20", "MIO21";
208 groups = "mdio0_0_grp";
212 groups = "mdio0_0_grp";
219 pinctrl_gpio0_default: gpio0-default {
222 groups = "gpio0_7_grp", "gpio0_8_grp", "gpio0_9_grp",
223 "gpio0_10_grp", "gpio0_11_grp", "gpio0_12_grp",
224 "gpio0_13_grp", "gpio0_14_grp";
228 groups = "gpio0_7_grp", "gpio0_8_grp", "gpio0_9_grp",
229 "gpio0_10_grp", "gpio0_11_grp", "gpio0_12_grp",
230 "gpio0_13_grp", "gpio0_14_grp";
236 pins = "MIO9", "MIO10", "MIO11", "MIO12", "MIO13", "MIO14";
241 pins = "MIO7", "MIO8";
246 pinctrl_i2c0_default: i2c0-default {
248 groups = "i2c0_10_grp";
253 groups = "i2c0_10_grp";
260 pinctrl_sdhci0_default: sdhci0-default {
262 groups = "sdio0_2_grp";
267 groups = "sdio0_2_grp";
274 groups = "gpio0_0_grp";
275 function = "sdio0_cd";
279 groups = "gpio0_0_grp";
287 groups = "gpio0_15_grp";
288 function = "sdio0_wp";
292 groups = "gpio0_15_grp";
300 pinctrl_uart1_default: uart1-default {
302 groups = "uart1_10_grp";
307 groups = "uart1_10_grp";
323 pinctrl_usb0_default: usb0-default {
325 groups = "usb0_0_grp";
330 groups = "usb0_0_grp";
336 pins = "MIO29", "MIO31", "MIO36";
341 pins = "MIO28", "MIO30", "MIO32", "MIO33", "MIO34",
342 "MIO35", "MIO37", "MIO38", "MIO39";
350 pinctrl-names = "default";
351 pinctrl-0 = <&pinctrl_sdhci0_default>;
356 pinctrl-names = "default";
357 pinctrl-0 = <&pinctrl_uart1_default>;
363 usb-phy = <&usb_phy0>;
364 pinctrl-names = "default";
365 pinctrl-0 = <&pinctrl_usb0_default>;