1 /***********************license start***************
2 * Author: Cavium Networks
4 * Contact: support@caviumnetworks.com
5 * This file is part of the OCTEON SDK
7 * Copyright (c) 2003-2008 Cavium Networks
9 * This file is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License, Version 2, as
11 * published by the Free Software Foundation.
13 * This file is distributed in the hope that it will be useful, but
14 * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
15 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
16 * NONINFRINGEMENT. See the GNU General Public License for more
19 * You should have received a copy of the GNU General Public License
20 * along with this file; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 * or visit http://www.gnu.org/licenses/.
24 * This file may also be available under a different license from Cavium.
25 * Contact Cavium Networks for more information
26 ***********************license end**************************************/
30 * Helper functions to abstract board specific data about
31 * network ports from the rest of the cvmx-helper files.
34 #include <asm/octeon/octeon.h>
35 #include <asm/octeon/cvmx-bootinfo.h>
37 #include <asm/octeon/cvmx-config.h>
39 #include <asm/octeon/cvmx-mdio.h>
41 #include <asm/octeon/cvmx-helper.h>
42 #include <asm/octeon/cvmx-helper-util.h>
43 #include <asm/octeon/cvmx-helper-board.h>
45 #include <asm/octeon/cvmx-gmxx-defs.h>
46 #include <asm/octeon/cvmx-asxx-defs.h>
49 * cvmx_override_board_link_get(int ipd_port) is a function
50 * pointer. It is meant to allow customization of the process of
51 * talking to a PHY to determine link speed. It is called every
52 * time a PHY must be polled for link status. Users should set
53 * this pointer to a function before calling any cvmx-helper
56 cvmx_helper_link_info_t(*cvmx_override_board_link_get
) (int ipd_port
) =
60 * Return the MII PHY address associated with the given IPD
61 * port. A result of -1 means there isn't a MII capable PHY
62 * connected to this port. On chips supporting multiple MII
63 * busses the bus number is encoded in bits <15:8>.
65 * This function must be modified for every new Octeon board.
66 * Internally it uses switch statements based on the cvmx_sysinfo
67 * data to determine board types and revisions. It replies on the
68 * fact that every Octeon board receives a unique board type
69 * enumeration from the bootloader.
71 * @ipd_port: Octeon IPD port to get the MII address for.
73 * Returns MII PHY address and bus number or -1.
75 int cvmx_helper_board_get_mii_address(int ipd_port
)
77 switch (cvmx_sysinfo_get()->board_type
) {
78 case CVMX_BOARD_TYPE_SIM
:
79 /* Simulator doesn't have MII */
81 case CVMX_BOARD_TYPE_EBT3000
:
82 case CVMX_BOARD_TYPE_EBT5800
:
83 case CVMX_BOARD_TYPE_THUNDER
:
84 case CVMX_BOARD_TYPE_NICPRO2
:
85 /* Interface 0 is SPI4, interface 1 is RGMII */
86 if ((ipd_port
>= 16) && (ipd_port
< 20))
90 case CVMX_BOARD_TYPE_KODAMA
:
91 case CVMX_BOARD_TYPE_EBH3100
:
92 case CVMX_BOARD_TYPE_HIKARI
:
93 case CVMX_BOARD_TYPE_CN3010_EVB_HS5
:
94 case CVMX_BOARD_TYPE_CN3005_EVB_HS5
:
95 case CVMX_BOARD_TYPE_CN3020_EVB_HS5
:
97 * Port 0 is WAN connected to a PHY, Port 1 is GMII
98 * connected to a switch
102 else if (ipd_port
== 1)
106 case CVMX_BOARD_TYPE_NAC38
:
107 /* Board has 8 RGMII ports PHYs are 0-7 */
108 if ((ipd_port
>= 0) && (ipd_port
< 4))
110 else if ((ipd_port
>= 16) && (ipd_port
< 20))
111 return ipd_port
- 16 + 4;
114 case CVMX_BOARD_TYPE_EBH3000
:
115 /* Board has dual SPI4 and no PHYs */
117 case CVMX_BOARD_TYPE_EBH5200
:
118 case CVMX_BOARD_TYPE_EBH5201
:
119 case CVMX_BOARD_TYPE_EBT5200
:
120 /* Board has 2 management ports */
121 if ((ipd_port
>= CVMX_HELPER_BOARD_MGMT_IPD_PORT
) &&
122 (ipd_port
< (CVMX_HELPER_BOARD_MGMT_IPD_PORT
+ 2)))
123 return ipd_port
- CVMX_HELPER_BOARD_MGMT_IPD_PORT
;
125 * Board has 4 SGMII ports. The PHYs start right after the MII
126 * ports MII0 = 0, MII1 = 1, SGMII = 2-5.
128 if ((ipd_port
>= 0) && (ipd_port
< 4))
132 case CVMX_BOARD_TYPE_EBH5600
:
133 case CVMX_BOARD_TYPE_EBH5601
:
134 case CVMX_BOARD_TYPE_EBH5610
:
135 /* Board has 1 management port */
136 if (ipd_port
== CVMX_HELPER_BOARD_MGMT_IPD_PORT
)
139 * Board has 8 SGMII ports. 4 connect out, two connect
140 * to a switch, and 2 loop to each other
142 if ((ipd_port
>= 0) && (ipd_port
< 4))
146 case CVMX_BOARD_TYPE_CUST_NB5
:
151 case CVMX_BOARD_TYPE_NIC_XLE_4G
:
152 /* Board has 4 SGMII ports. connected QLM3(interface 1) */
153 if ((ipd_port
>= 16) && (ipd_port
< 20))
154 return ipd_port
- 16 + 1;
157 case CVMX_BOARD_TYPE_NIC_XLE_10G
:
158 case CVMX_BOARD_TYPE_NIC10E
:
160 case CVMX_BOARD_TYPE_NIC4E
:
161 if (ipd_port
>= 0 && ipd_port
<= 3)
162 return (ipd_port
+ 0x1f) & 0x1f;
165 case CVMX_BOARD_TYPE_NIC2E
:
166 if (ipd_port
>= 0 && ipd_port
<= 1)
170 case CVMX_BOARD_TYPE_BBGW_REF
:
172 * No PHYs are connected to Octeon, everything is
177 case CVMX_BOARD_TYPE_CUST_WSX16
:
178 if (ipd_port
>= 0 && ipd_port
<= 3)
180 else if (ipd_port
>= 16 && ipd_port
<= 19)
181 return ipd_port
- 16 + 4;
184 case CVMX_BOARD_TYPE_UBNT_E100
:
185 if (ipd_port
>= 0 && ipd_port
<= 2)
189 case CVMX_BOARD_TYPE_CUST_DSR1000N
:
191 * Port 2 connects to Broadcom PHY (B5081). Other ports (0-1)
192 * connect to a switch (BCM53115).
200 /* Some unknown board. Somebody forgot to update this function... */
202 ("cvmx_helper_board_get_mii_address: Unknown board type %d\n",
203 cvmx_sysinfo_get()->board_type
);
208 * This function is the board specific method of determining an
209 * ethernet ports link speed. Most Octeon boards have Marvell PHYs
210 * and are handled by the fall through case. This function must be
211 * updated for boards that don't have the normal Marvell PHYs.
213 * This function must be modified for every new Octeon board.
214 * Internally it uses switch statements based on the cvmx_sysinfo
215 * data to determine board types and revisions. It relies on the
216 * fact that every Octeon board receives a unique board type
217 * enumeration from the bootloader.
219 * @ipd_port: IPD input port associated with the port we want to get link
222 * Returns The ports link status. If the link isn't fully resolved, this must
225 cvmx_helper_link_info_t
__cvmx_helper_board_link_get(int ipd_port
)
227 cvmx_helper_link_info_t result
;
229 int is_broadcom_phy
= 0;
231 /* Give the user a chance to override the processing of this function */
232 if (cvmx_override_board_link_get
)
233 return cvmx_override_board_link_get(ipd_port
);
235 /* Unless we fix it later, all links are defaulted to down */
239 * This switch statement should handle all ports that either don't use
240 * Marvell PHYS, or don't support in-band status.
242 switch (cvmx_sysinfo_get()->board_type
) {
243 case CVMX_BOARD_TYPE_SIM
:
244 /* The simulator gives you a simulated 1Gbps full duplex link */
245 result
.s
.link_up
= 1;
246 result
.s
.full_duplex
= 1;
247 result
.s
.speed
= 1000;
249 case CVMX_BOARD_TYPE_EBH3100
:
250 case CVMX_BOARD_TYPE_CN3010_EVB_HS5
:
251 case CVMX_BOARD_TYPE_CN3005_EVB_HS5
:
252 case CVMX_BOARD_TYPE_CN3020_EVB_HS5
:
253 /* Port 1 on these boards is always Gigabit */
255 result
.s
.link_up
= 1;
256 result
.s
.full_duplex
= 1;
257 result
.s
.speed
= 1000;
260 /* Fall through to the generic code below */
262 case CVMX_BOARD_TYPE_CUST_NB5
:
263 /* Port 1 on these boards is always Gigabit */
265 result
.s
.link_up
= 1;
266 result
.s
.full_duplex
= 1;
267 result
.s
.speed
= 1000;
269 } else /* The other port uses a broadcom PHY */
272 case CVMX_BOARD_TYPE_BBGW_REF
:
273 /* Port 1 on these boards is always Gigabit */
275 /* Port 2 is not hooked up */
279 /* Ports 0 and 1 connect to the switch */
280 result
.s
.link_up
= 1;
281 result
.s
.full_duplex
= 1;
282 result
.s
.speed
= 1000;
286 case CVMX_BOARD_TYPE_CUST_DSR1000N
:
287 if (ipd_port
== 0 || ipd_port
== 1) {
288 /* Ports 0 and 1 connect to a switch (BCM53115). */
289 result
.s
.link_up
= 1;
290 result
.s
.full_duplex
= 1;
291 result
.s
.speed
= 1000;
294 /* Port 2 uses a Broadcom PHY (B5081). */
300 phy_addr
= cvmx_helper_board_get_mii_address(ipd_port
);
301 if (phy_addr
!= -1) {
302 if (is_broadcom_phy
) {
304 * Below we are going to read SMI/MDIO
305 * register 0x19 which works on Broadcom
309 cvmx_mdio_read(phy_addr
>> 8, phy_addr
& 0xff,
311 switch ((phy_status
>> 8) & 0x7) {
316 result
.s
.link_up
= 1;
317 result
.s
.full_duplex
= 0;
321 result
.s
.link_up
= 1;
322 result
.s
.full_duplex
= 1;
326 result
.s
.link_up
= 1;
327 result
.s
.full_duplex
= 0;
328 result
.s
.speed
= 100;
331 result
.s
.link_up
= 1;
332 result
.s
.full_duplex
= 1;
333 result
.s
.speed
= 100;
336 result
.s
.link_up
= 1;
337 result
.s
.full_duplex
= 1;
338 result
.s
.speed
= 100;
341 result
.s
.link_up
= 1;
342 result
.s
.full_duplex
= 0;
343 result
.s
.speed
= 1000;
346 result
.s
.link_up
= 1;
347 result
.s
.full_duplex
= 1;
348 result
.s
.speed
= 1000;
353 * This code assumes we are using a Marvell
354 * Gigabit PHY. All the speed information can
355 * be read from register 17 in one
356 * go. Somebody using a different PHY will
357 * need to handle it above in the board
361 cvmx_mdio_read(phy_addr
>> 8, phy_addr
& 0xff, 17);
364 * If the resolve bit 11 isn't set, see if
365 * autoneg is turned off (bit 12, reg 0). The
366 * resolve bit doesn't get set properly when
367 * autoneg is off, so force it.
369 if ((phy_status
& (1 << 11)) == 0) {
371 cvmx_mdio_read(phy_addr
>> 8,
373 if ((auto_status
& (1 << 12)) == 0)
374 phy_status
|= 1 << 11;
378 * Only return a link if the PHY has finished
379 * auto negotiation and set the resolved bit
382 if (phy_status
& (1 << 11)) {
383 result
.s
.link_up
= 1;
384 result
.s
.full_duplex
= ((phy_status
>> 13) & 1);
385 switch ((phy_status
>> 14) & 3) {
386 case 0: /* 10 Mbps */
389 case 1: /* 100 Mbps */
390 result
.s
.speed
= 100;
393 result
.s
.speed
= 1000;
395 case 3: /* Illegal */
401 } else if (OCTEON_IS_MODEL(OCTEON_CN3XXX
)
402 || OCTEON_IS_MODEL(OCTEON_CN58XX
)
403 || OCTEON_IS_MODEL(OCTEON_CN50XX
)) {
405 * We don't have a PHY address, so attempt to use
406 * in-band status. It is really important that boards
407 * not supporting in-band status never get
408 * here. Reading broken in-band status tends to do bad
411 union cvmx_gmxx_rxx_rx_inbnd inband_status
;
412 int interface
= cvmx_helper_get_interface_num(ipd_port
);
413 int index
= cvmx_helper_get_interface_index_num(ipd_port
);
415 cvmx_read_csr(CVMX_GMXX_RXX_RX_INBND(index
, interface
));
417 result
.s
.link_up
= inband_status
.s
.status
;
418 result
.s
.full_duplex
= inband_status
.s
.duplex
;
419 switch (inband_status
.s
.speed
) {
420 case 0: /* 10 Mbps */
423 case 1: /* 100 Mbps */
424 result
.s
.speed
= 100;
427 result
.s
.speed
= 1000;
429 case 3: /* Illegal */
435 * We don't have a PHY address and we don't have
436 * in-band status. There is no way to determine the
437 * link speed. Return down assuming this port isn't
443 /* If link is down, return all fields as zero. */
444 if (!result
.s
.link_up
)
451 * This function as a board specific method of changing the PHY
452 * speed, duplex, and auto-negotiation. This programs the PHY and
453 * not Octeon. This can be used to force Octeon's links to
456 * @phy_addr: The address of the PHY to program
458 * Non zero if you want to enable auto-negotiation.
459 * @link_info: Link speed to program. If the speed is zero and auto-negotiation
460 * is enabled, all possible negotiation speeds are advertised.
462 * Returns Zero on success, negative on failure
464 int cvmx_helper_board_link_set_phy(int phy_addr
,
465 cvmx_helper_board_set_phy_link_flags_types_t
467 cvmx_helper_link_info_t link_info
)
470 /* Set the flow control settings based on link_flags */
471 if ((link_flags
& set_phy_link_flags_flow_control_mask
) !=
472 set_phy_link_flags_flow_control_dont_touch
) {
473 cvmx_mdio_phy_reg_autoneg_adver_t reg_autoneg_adver
;
474 reg_autoneg_adver
.u16
=
475 cvmx_mdio_read(phy_addr
>> 8, phy_addr
& 0xff,
476 CVMX_MDIO_PHY_REG_AUTONEG_ADVER
);
477 reg_autoneg_adver
.s
.asymmetric_pause
=
478 (link_flags
& set_phy_link_flags_flow_control_mask
) ==
479 set_phy_link_flags_flow_control_enable
;
480 reg_autoneg_adver
.s
.pause
=
481 (link_flags
& set_phy_link_flags_flow_control_mask
) ==
482 set_phy_link_flags_flow_control_enable
;
483 cvmx_mdio_write(phy_addr
>> 8, phy_addr
& 0xff,
484 CVMX_MDIO_PHY_REG_AUTONEG_ADVER
,
485 reg_autoneg_adver
.u16
);
488 /* If speed isn't set and autoneg is on advertise all supported modes */
489 if ((link_flags
& set_phy_link_flags_autoneg
)
490 && (link_info
.s
.speed
== 0)) {
491 cvmx_mdio_phy_reg_control_t reg_control
;
492 cvmx_mdio_phy_reg_status_t reg_status
;
493 cvmx_mdio_phy_reg_autoneg_adver_t reg_autoneg_adver
;
494 cvmx_mdio_phy_reg_extended_status_t reg_extended_status
;
495 cvmx_mdio_phy_reg_control_1000_t reg_control_1000
;
498 cvmx_mdio_read(phy_addr
>> 8, phy_addr
& 0xff,
499 CVMX_MDIO_PHY_REG_STATUS
);
500 reg_autoneg_adver
.u16
=
501 cvmx_mdio_read(phy_addr
>> 8, phy_addr
& 0xff,
502 CVMX_MDIO_PHY_REG_AUTONEG_ADVER
);
503 reg_autoneg_adver
.s
.advert_100base_t4
=
504 reg_status
.s
.capable_100base_t4
;
505 reg_autoneg_adver
.s
.advert_10base_tx_full
=
506 reg_status
.s
.capable_10_full
;
507 reg_autoneg_adver
.s
.advert_10base_tx_half
=
508 reg_status
.s
.capable_10_half
;
509 reg_autoneg_adver
.s
.advert_100base_tx_full
=
510 reg_status
.s
.capable_100base_x_full
;
511 reg_autoneg_adver
.s
.advert_100base_tx_half
=
512 reg_status
.s
.capable_100base_x_half
;
513 cvmx_mdio_write(phy_addr
>> 8, phy_addr
& 0xff,
514 CVMX_MDIO_PHY_REG_AUTONEG_ADVER
,
515 reg_autoneg_adver
.u16
);
516 if (reg_status
.s
.capable_extended_status
) {
517 reg_extended_status
.u16
=
518 cvmx_mdio_read(phy_addr
>> 8, phy_addr
& 0xff,
519 CVMX_MDIO_PHY_REG_EXTENDED_STATUS
);
520 reg_control_1000
.u16
=
521 cvmx_mdio_read(phy_addr
>> 8, phy_addr
& 0xff,
522 CVMX_MDIO_PHY_REG_CONTROL_1000
);
523 reg_control_1000
.s
.advert_1000base_t_full
=
524 reg_extended_status
.s
.capable_1000base_t_full
;
525 reg_control_1000
.s
.advert_1000base_t_half
=
526 reg_extended_status
.s
.capable_1000base_t_half
;
527 cvmx_mdio_write(phy_addr
>> 8, phy_addr
& 0xff,
528 CVMX_MDIO_PHY_REG_CONTROL_1000
,
529 reg_control_1000
.u16
);
532 cvmx_mdio_read(phy_addr
>> 8, phy_addr
& 0xff,
533 CVMX_MDIO_PHY_REG_CONTROL
);
534 reg_control
.s
.autoneg_enable
= 1;
535 reg_control
.s
.restart_autoneg
= 1;
536 cvmx_mdio_write(phy_addr
>> 8, phy_addr
& 0xff,
537 CVMX_MDIO_PHY_REG_CONTROL
, reg_control
.u16
);
538 } else if ((link_flags
& set_phy_link_flags_autoneg
)) {
539 cvmx_mdio_phy_reg_control_t reg_control
;
540 cvmx_mdio_phy_reg_status_t reg_status
;
541 cvmx_mdio_phy_reg_autoneg_adver_t reg_autoneg_adver
;
542 cvmx_mdio_phy_reg_control_1000_t reg_control_1000
;
545 cvmx_mdio_read(phy_addr
>> 8, phy_addr
& 0xff,
546 CVMX_MDIO_PHY_REG_STATUS
);
547 reg_autoneg_adver
.u16
=
548 cvmx_mdio_read(phy_addr
>> 8, phy_addr
& 0xff,
549 CVMX_MDIO_PHY_REG_AUTONEG_ADVER
);
550 reg_autoneg_adver
.s
.advert_100base_t4
= 0;
551 reg_autoneg_adver
.s
.advert_10base_tx_full
= 0;
552 reg_autoneg_adver
.s
.advert_10base_tx_half
= 0;
553 reg_autoneg_adver
.s
.advert_100base_tx_full
= 0;
554 reg_autoneg_adver
.s
.advert_100base_tx_half
= 0;
555 if (reg_status
.s
.capable_extended_status
) {
556 reg_control_1000
.u16
=
557 cvmx_mdio_read(phy_addr
>> 8, phy_addr
& 0xff,
558 CVMX_MDIO_PHY_REG_CONTROL_1000
);
559 reg_control_1000
.s
.advert_1000base_t_full
= 0;
560 reg_control_1000
.s
.advert_1000base_t_half
= 0;
562 switch (link_info
.s
.speed
) {
564 reg_autoneg_adver
.s
.advert_10base_tx_full
=
565 link_info
.s
.full_duplex
;
566 reg_autoneg_adver
.s
.advert_10base_tx_half
=
567 !link_info
.s
.full_duplex
;
570 reg_autoneg_adver
.s
.advert_100base_tx_full
=
571 link_info
.s
.full_duplex
;
572 reg_autoneg_adver
.s
.advert_100base_tx_half
=
573 !link_info
.s
.full_duplex
;
576 reg_control_1000
.s
.advert_1000base_t_full
=
577 link_info
.s
.full_duplex
;
578 reg_control_1000
.s
.advert_1000base_t_half
=
579 !link_info
.s
.full_duplex
;
582 cvmx_mdio_write(phy_addr
>> 8, phy_addr
& 0xff,
583 CVMX_MDIO_PHY_REG_AUTONEG_ADVER
,
584 reg_autoneg_adver
.u16
);
585 if (reg_status
.s
.capable_extended_status
)
586 cvmx_mdio_write(phy_addr
>> 8, phy_addr
& 0xff,
587 CVMX_MDIO_PHY_REG_CONTROL_1000
,
588 reg_control_1000
.u16
);
590 cvmx_mdio_read(phy_addr
>> 8, phy_addr
& 0xff,
591 CVMX_MDIO_PHY_REG_CONTROL
);
592 reg_control
.s
.autoneg_enable
= 1;
593 reg_control
.s
.restart_autoneg
= 1;
594 cvmx_mdio_write(phy_addr
>> 8, phy_addr
& 0xff,
595 CVMX_MDIO_PHY_REG_CONTROL
, reg_control
.u16
);
597 cvmx_mdio_phy_reg_control_t reg_control
;
599 cvmx_mdio_read(phy_addr
>> 8, phy_addr
& 0xff,
600 CVMX_MDIO_PHY_REG_CONTROL
);
601 reg_control
.s
.autoneg_enable
= 0;
602 reg_control
.s
.restart_autoneg
= 1;
603 reg_control
.s
.duplex
= link_info
.s
.full_duplex
;
604 if (link_info
.s
.speed
== 1000) {
605 reg_control
.s
.speed_msb
= 1;
606 reg_control
.s
.speed_lsb
= 0;
607 } else if (link_info
.s
.speed
== 100) {
608 reg_control
.s
.speed_msb
= 0;
609 reg_control
.s
.speed_lsb
= 1;
610 } else if (link_info
.s
.speed
== 10) {
611 reg_control
.s
.speed_msb
= 0;
612 reg_control
.s
.speed_lsb
= 0;
614 cvmx_mdio_write(phy_addr
>> 8, phy_addr
& 0xff,
615 CVMX_MDIO_PHY_REG_CONTROL
, reg_control
.u16
);
621 * This function is called by cvmx_helper_interface_probe() after it
622 * determines the number of ports Octeon can support on a specific
623 * interface. This function is the per board location to override
624 * this value. It is called with the number of ports Octeon might
625 * support and should return the number of actual ports on the
628 * This function must be modifed for every new Octeon board.
629 * Internally it uses switch statements based on the cvmx_sysinfo
630 * data to determine board types and revisions. It relys on the
631 * fact that every Octeon board receives a unique board type
632 * enumeration from the bootloader.
634 * @interface: Interface to probe
636 * Number of ports Octeon supports.
638 * Returns Number of ports the actual board supports. Many times this will
639 * simple be "support_ports".
641 int __cvmx_helper_board_interface_probe(int interface
, int supported_ports
)
643 switch (cvmx_sysinfo_get()->board_type
) {
644 case CVMX_BOARD_TYPE_CN3005_EVB_HS5
:
648 case CVMX_BOARD_TYPE_BBGW_REF
:
652 case CVMX_BOARD_TYPE_NIC_XLE_4G
:
656 /* The 2nd interface on the EBH5600 is connected to the Marvel switch,
657 which we don't support. Disable ports connected to it */
658 case CVMX_BOARD_TYPE_EBH5600
:
663 return supported_ports
;
667 * Enable packet input/output from the hardware. This function is
668 * called after by cvmx_helper_packet_hardware_enable() to
669 * perform board specific initialization. For most boards
672 * @interface: Interface to enable
674 * Returns Zero on success, negative on failure
676 int __cvmx_helper_board_hardware_enable(int interface
)
678 if (cvmx_sysinfo_get()->board_type
== CVMX_BOARD_TYPE_CN3005_EVB_HS5
) {
679 if (interface
== 0) {
680 /* Different config for switch port */
681 cvmx_write_csr(CVMX_ASXX_TX_CLK_SETX(1, interface
), 0);
682 cvmx_write_csr(CVMX_ASXX_RX_CLK_SETX(1, interface
), 0);
684 * Boards with gigabit WAN ports need a
685 * different setting that is compatible with
688 cvmx_write_csr(CVMX_ASXX_TX_CLK_SETX(0, interface
),
690 cvmx_write_csr(CVMX_ASXX_RX_CLK_SETX(0, interface
),
693 } else if (cvmx_sysinfo_get()->board_type
==
694 CVMX_BOARD_TYPE_CN3010_EVB_HS5
) {
696 * Broadcom PHYs require differnet ASX
697 * clocks. Unfortunately many boards don't define a
698 * new board Id and simply mangle the
701 if (interface
== 0) {
703 * Some boards use a hacked up bootloader that
704 * identifies them as CN3010_EVB_HS5
705 * evaluation boards. This leads to all kinds
706 * of configuration problems. Detect one
707 * case, and print warning, while trying to do
710 int phy_addr
= cvmx_helper_board_get_mii_address(0);
711 if (phy_addr
!= -1) {
713 cvmx_mdio_read(phy_addr
>> 8,
714 phy_addr
& 0xff, 0x2);
715 /* Is it a Broadcom PHY? */
716 if (phy_identifier
== 0x0143) {
718 cvmx_dprintf("ERROR:\n");
720 ("ERROR: Board type is CVMX_BOARD_TYPE_CN3010_EVB_HS5, but Broadcom PHY found.\n");
722 ("ERROR: The board type is mis-configured, and software malfunctions are likely.\n");
724 ("ERROR: All boards require a unique board type to identify them.\n");
725 cvmx_dprintf("ERROR:\n");
727 cvmx_wait(1000000000);
728 cvmx_write_csr(CVMX_ASXX_RX_CLK_SETX
730 cvmx_write_csr(CVMX_ASXX_TX_CLK_SETX
735 } else if (cvmx_sysinfo_get()->board_type
==
736 CVMX_BOARD_TYPE_UBNT_E100
) {
737 cvmx_write_csr(CVMX_ASXX_RX_CLK_SETX(0, interface
), 0);
738 cvmx_write_csr(CVMX_ASXX_TX_CLK_SETX(0, interface
), 0x10);
739 cvmx_write_csr(CVMX_ASXX_RX_CLK_SETX(1, interface
), 0);
740 cvmx_write_csr(CVMX_ASXX_TX_CLK_SETX(1, interface
), 0x10);
741 cvmx_write_csr(CVMX_ASXX_RX_CLK_SETX(2, interface
), 0);
742 cvmx_write_csr(CVMX_ASXX_TX_CLK_SETX(2, interface
), 0x10);
748 * Get the clock type used for the USB block based on board type.
749 * Used by the USB code for auto configuration of clock type.
751 * Return USB clock type enumeration
753 enum cvmx_helper_board_usb_clock_types
__cvmx_helper_board_usb_get_clock_type(void)
755 switch (cvmx_sysinfo_get()->board_type
) {
756 case CVMX_BOARD_TYPE_BBGW_REF
:
757 case CVMX_BOARD_TYPE_LANAI2_A
:
758 case CVMX_BOARD_TYPE_LANAI2_U
:
759 case CVMX_BOARD_TYPE_LANAI2_G
:
760 case CVMX_BOARD_TYPE_NIC10E_66
:
761 case CVMX_BOARD_TYPE_UBNT_E100
:
762 case CVMX_BOARD_TYPE_CUST_DSR1000N
:
763 return USB_CLOCK_TYPE_CRYSTAL_12
;
764 case CVMX_BOARD_TYPE_NIC10E
:
765 return USB_CLOCK_TYPE_REF_12
;
769 /* Most boards except NIC10e use a 12MHz crystal */
770 if (OCTEON_IS_OCTEON2())
771 return USB_CLOCK_TYPE_CRYSTAL_12
;
772 return USB_CLOCK_TYPE_REF_48
;