2 * x86 SMP booting functions
4 * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
5 * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
6 * Copyright 2001 Andi Kleen, SuSE Labs.
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
15 * This code is released under the GNU General Public License version 2 or
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
42 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
44 #include <linux/init.h>
45 #include <linux/smp.h>
46 #include <linux/module.h>
47 #include <linux/sched.h>
48 #include <linux/percpu.h>
49 #include <linux/bootmem.h>
50 #include <linux/err.h>
51 #include <linux/nmi.h>
52 #include <linux/tboot.h>
53 #include <linux/stackprotector.h>
54 #include <linux/gfp.h>
55 #include <linux/cpuidle.h>
62 #include <asm/realmode.h>
65 #include <asm/pgtable.h>
66 #include <asm/tlbflush.h>
68 #include <asm/mwait.h>
70 #include <asm/io_apic.h>
71 #include <asm/fpu/internal.h>
72 #include <asm/setup.h>
73 #include <asm/uv/uv.h>
74 #include <linux/mc146818rtc.h>
75 #include <asm/i8259.h>
76 #include <asm/realmode.h>
79 /* Number of siblings per CPU package */
80 int smp_num_siblings
= 1;
81 EXPORT_SYMBOL(smp_num_siblings
);
83 /* Last level cache ID of each logical CPU */
84 DEFINE_PER_CPU_READ_MOSTLY(u16
, cpu_llc_id
) = BAD_APICID
;
86 /* representing HT siblings of each logical CPU */
87 DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t
, cpu_sibling_map
);
88 EXPORT_PER_CPU_SYMBOL(cpu_sibling_map
);
90 /* representing HT and core siblings of each logical CPU */
91 DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t
, cpu_core_map
);
92 EXPORT_PER_CPU_SYMBOL(cpu_core_map
);
94 DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t
, cpu_llc_shared_map
);
96 /* Per CPU bogomips and other parameters */
97 DEFINE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86
, cpu_info
);
98 EXPORT_PER_CPU_SYMBOL(cpu_info
);
100 atomic_t init_deasserted
;
102 static inline void smpboot_setup_warm_reset_vector(unsigned long start_eip
)
106 spin_lock_irqsave(&rtc_lock
, flags
);
107 CMOS_WRITE(0xa, 0xf);
108 spin_unlock_irqrestore(&rtc_lock
, flags
);
111 *((volatile unsigned short *)phys_to_virt(TRAMPOLINE_PHYS_HIGH
)) =
114 *((volatile unsigned short *)phys_to_virt(TRAMPOLINE_PHYS_LOW
)) =
119 static inline void smpboot_restore_warm_reset_vector(void)
124 * Install writable page 0 entry to set BIOS data area.
129 * Paranoid: Set warm reset code and vector here back
132 spin_lock_irqsave(&rtc_lock
, flags
);
134 spin_unlock_irqrestore(&rtc_lock
, flags
);
136 *((volatile u32
*)phys_to_virt(TRAMPOLINE_PHYS_LOW
)) = 0;
140 * Report back to the Boot Processor during boot time or to the caller processor
143 static void smp_callin(void)
148 * If waken up by an INIT in an 82489DX configuration
149 * we may get here before an INIT-deassert IPI reaches
150 * our local APIC. We have to wait for the IPI or we'll
151 * lock up on an APIC access.
153 * Since CPU0 is not wakened up by INIT, it doesn't wait for the IPI.
155 cpuid
= smp_processor_id();
156 if (apic
->wait_for_init_deassert
&& cpuid
)
157 while (!atomic_read(&init_deasserted
))
161 * (This works even if the APIC is not enabled.)
163 phys_id
= read_apic_id();
166 * the boot CPU has finished the init stage and is spinning
167 * on callin_map until we finish. We are free to set up this
168 * CPU, first the APIC. (this is probably redundant on most
174 * Save our processor parameters. Note: this information
175 * is needed for clock calibration.
177 smp_store_cpu_info(cpuid
);
181 * Update loops_per_jiffy in cpu_data. Previous call to
182 * smp_store_cpu_info() stored a value that is close but not as
183 * accurate as the value just calculated.
186 cpu_data(cpuid
).loops_per_jiffy
= loops_per_jiffy
;
187 pr_debug("Stack at about %p\n", &cpuid
);
190 * This must be done before setting cpu_online_mask
191 * or calling notify_cpu_starting.
193 set_cpu_sibling_map(raw_smp_processor_id());
196 notify_cpu_starting(cpuid
);
199 * Allow the master to continue.
201 cpumask_set_cpu(cpuid
, cpu_callin_mask
);
204 static int cpu0_logical_apicid
;
205 static int enable_start_cpu0
;
207 * Activate a secondary processor.
209 static void notrace
start_secondary(void *unused
)
212 * Don't put *anything* before cpu_init(), SMP booting is too
213 * fragile that we want to limit the things done here to the
214 * most necessary things.
217 x86_cpuinit
.early_percpu_clock_init();
221 enable_start_cpu0
= 0;
224 /* switch away from the initial page table */
225 load_cr3(swapper_pg_dir
);
229 /* otherwise gcc will move up smp_processor_id before the cpu_init */
232 * Check TSC synchronization with the BP:
234 check_tsc_sync_target();
237 * Lock vector_lock and initialize the vectors on this cpu
238 * before setting the cpu online. We must set it online with
239 * vector_lock held to prevent a concurrent setup/teardown
240 * from seeing a half valid vector space.
243 setup_vector_irq(smp_processor_id());
244 set_cpu_online(smp_processor_id(), true);
245 unlock_vector_lock();
246 cpu_set_state_online(smp_processor_id());
247 x86_platform
.nmi_init();
249 /* enable local interrupts */
252 /* to prevent fake stack check failure in clock setup */
253 boot_init_stack_canary();
255 x86_cpuinit
.setup_percpu_clockev();
258 cpu_startup_entry(CPUHP_ONLINE
);
261 void __init
smp_store_boot_cpu_info(void)
263 int id
= 0; /* CPU 0 */
264 struct cpuinfo_x86
*c
= &cpu_data(id
);
271 * The bootstrap kernel entry code has set these up. Save them for
274 void smp_store_cpu_info(int id
)
276 struct cpuinfo_x86
*c
= &cpu_data(id
);
281 * During boot time, CPU0 has this setup already. Save the info when
282 * bringing up AP or offlined CPU0.
284 identify_secondary_cpu(c
);
288 topology_same_node(struct cpuinfo_x86
*c
, struct cpuinfo_x86
*o
)
290 int cpu1
= c
->cpu_index
, cpu2
= o
->cpu_index
;
292 return (cpu_to_node(cpu1
) == cpu_to_node(cpu2
));
296 topology_sane(struct cpuinfo_x86
*c
, struct cpuinfo_x86
*o
, const char *name
)
298 int cpu1
= c
->cpu_index
, cpu2
= o
->cpu_index
;
300 return !WARN_ONCE(!topology_same_node(c
, o
),
301 "sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
302 "[node: %d != %d]. Ignoring dependency.\n",
303 cpu1
, name
, cpu2
, cpu_to_node(cpu1
), cpu_to_node(cpu2
));
306 #define link_mask(mfunc, c1, c2) \
308 cpumask_set_cpu((c1), mfunc(c2)); \
309 cpumask_set_cpu((c2), mfunc(c1)); \
312 static bool match_smt(struct cpuinfo_x86
*c
, struct cpuinfo_x86
*o
)
314 if (cpu_has_topoext
) {
315 int cpu1
= c
->cpu_index
, cpu2
= o
->cpu_index
;
317 if (c
->phys_proc_id
== o
->phys_proc_id
&&
318 per_cpu(cpu_llc_id
, cpu1
) == per_cpu(cpu_llc_id
, cpu2
) &&
319 c
->compute_unit_id
== o
->compute_unit_id
)
320 return topology_sane(c
, o
, "smt");
322 } else if (c
->phys_proc_id
== o
->phys_proc_id
&&
323 c
->cpu_core_id
== o
->cpu_core_id
) {
324 return topology_sane(c
, o
, "smt");
330 static bool match_llc(struct cpuinfo_x86
*c
, struct cpuinfo_x86
*o
)
332 int cpu1
= c
->cpu_index
, cpu2
= o
->cpu_index
;
334 if (per_cpu(cpu_llc_id
, cpu1
) != BAD_APICID
&&
335 per_cpu(cpu_llc_id
, cpu1
) == per_cpu(cpu_llc_id
, cpu2
))
336 return topology_sane(c
, o
, "llc");
342 * Unlike the other levels, we do not enforce keeping a
343 * multicore group inside a NUMA node. If this happens, we will
344 * discard the MC level of the topology later.
346 static bool match_die(struct cpuinfo_x86
*c
, struct cpuinfo_x86
*o
)
348 if (c
->phys_proc_id
== o
->phys_proc_id
)
353 static struct sched_domain_topology_level numa_inside_package_topology
[] = {
354 #ifdef CONFIG_SCHED_SMT
355 { cpu_smt_mask
, cpu_smt_flags
, SD_INIT_NAME(SMT
) },
357 #ifdef CONFIG_SCHED_MC
358 { cpu_coregroup_mask
, cpu_core_flags
, SD_INIT_NAME(MC
) },
363 * set_sched_topology() sets the topology internal to a CPU. The
364 * NUMA topologies are layered on top of it to build the full
367 * If NUMA nodes are observed to occur within a CPU package, this
368 * function should be called. It forces the sched domain code to
369 * only use the SMT level for the CPU portion of the topology.
370 * This essentially falls back to relying on NUMA information
371 * from the SRAT table to describe the entire system topology
372 * (except for hyperthreads).
374 static void primarily_use_numa_for_topology(void)
376 set_sched_topology(numa_inside_package_topology
);
379 void set_cpu_sibling_map(int cpu
)
381 bool has_smt
= smp_num_siblings
> 1;
382 bool has_mp
= has_smt
|| boot_cpu_data
.x86_max_cores
> 1;
383 struct cpuinfo_x86
*c
= &cpu_data(cpu
);
384 struct cpuinfo_x86
*o
;
387 cpumask_set_cpu(cpu
, cpu_sibling_setup_mask
);
390 cpumask_set_cpu(cpu
, topology_sibling_cpumask(cpu
));
391 cpumask_set_cpu(cpu
, cpu_llc_shared_mask(cpu
));
392 cpumask_set_cpu(cpu
, topology_core_cpumask(cpu
));
397 for_each_cpu(i
, cpu_sibling_setup_mask
) {
400 if ((i
== cpu
) || (has_smt
&& match_smt(c
, o
)))
401 link_mask(topology_sibling_cpumask
, cpu
, i
);
403 if ((i
== cpu
) || (has_mp
&& match_llc(c
, o
)))
404 link_mask(cpu_llc_shared_mask
, cpu
, i
);
409 * This needs a separate iteration over the cpus because we rely on all
410 * topology_sibling_cpumask links to be set-up.
412 for_each_cpu(i
, cpu_sibling_setup_mask
) {
415 if ((i
== cpu
) || (has_mp
&& match_die(c
, o
))) {
416 link_mask(topology_core_cpumask
, cpu
, i
);
419 * Does this new cpu bringup a new core?
422 topology_sibling_cpumask(cpu
)) == 1) {
424 * for each core in package, increment
425 * the booted_cores for this new cpu
428 topology_sibling_cpumask(i
)) == i
)
431 * increment the core count for all
432 * the other cpus in this package
435 cpu_data(i
).booted_cores
++;
436 } else if (i
!= cpu
&& !c
->booted_cores
)
437 c
->booted_cores
= cpu_data(i
).booted_cores
;
439 if (match_die(c
, o
) && !topology_same_node(c
, o
))
440 primarily_use_numa_for_topology();
444 /* maps the cpu to the sched domain representing multi-core */
445 const struct cpumask
*cpu_coregroup_mask(int cpu
)
447 return cpu_llc_shared_mask(cpu
);
450 static void impress_friends(void)
453 unsigned long bogosum
= 0;
455 * Allow the user to impress friends.
457 pr_debug("Before bogomips\n");
458 for_each_possible_cpu(cpu
)
459 if (cpumask_test_cpu(cpu
, cpu_callout_mask
))
460 bogosum
+= cpu_data(cpu
).loops_per_jiffy
;
461 pr_info("Total of %d processors activated (%lu.%02lu BogoMIPS)\n",
464 (bogosum
/(5000/HZ
))%100);
466 pr_debug("Before bogocount - setting activated=1\n");
469 void __inquire_remote_apic(int apicid
)
471 unsigned i
, regs
[] = { APIC_ID
>> 4, APIC_LVR
>> 4, APIC_SPIV
>> 4 };
472 const char * const names
[] = { "ID", "VERSION", "SPIV" };
476 pr_info("Inquiring remote APIC 0x%x...\n", apicid
);
478 for (i
= 0; i
< ARRAY_SIZE(regs
); i
++) {
479 pr_info("... APIC 0x%x %s: ", apicid
, names
[i
]);
484 status
= safe_apic_wait_icr_idle();
486 pr_cont("a previous APIC delivery may have failed\n");
488 apic_icr_write(APIC_DM_REMRD
| regs
[i
], apicid
);
493 status
= apic_read(APIC_ICR
) & APIC_ICR_RR_MASK
;
494 } while (status
== APIC_ICR_RR_INPROG
&& timeout
++ < 1000);
497 case APIC_ICR_RR_VALID
:
498 status
= apic_read(APIC_RRR
);
499 pr_cont("%08x\n", status
);
508 * The Multiprocessor Specification 1.4 (1997) example code suggests
509 * that there should be a 10ms delay between the BSP asserting INIT
510 * and de-asserting INIT, when starting a remote processor.
511 * But that slows boot and resume on modern processors, which include
512 * many cores and don't require that delay.
514 * Cmdline "init_cpu_udelay=" is available to over-ride this delay.
515 * Modern processor families are quirked to remove the delay entirely.
517 #define UDELAY_10MS_DEFAULT 10000
519 static unsigned int init_udelay
= UDELAY_10MS_DEFAULT
;
521 static int __init
cpu_init_udelay(char *str
)
523 get_option(&str
, &init_udelay
);
527 early_param("cpu_init_udelay", cpu_init_udelay
);
529 static void __init
smp_quirk_init_udelay(void)
531 /* if cmdline changed it from default, leave it alone */
532 if (init_udelay
!= UDELAY_10MS_DEFAULT
)
535 /* if modern processor, use no delay */
536 if (((boot_cpu_data
.x86_vendor
== X86_VENDOR_INTEL
) && (boot_cpu_data
.x86
== 6)) ||
537 ((boot_cpu_data
.x86_vendor
== X86_VENDOR_AMD
) && (boot_cpu_data
.x86
>= 0xF)))
542 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
543 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
544 * won't ... remember to clear down the APIC, etc later.
547 wakeup_secondary_cpu_via_nmi(int apicid
, unsigned long start_eip
)
549 unsigned long send_status
, accept_status
= 0;
553 /* Boot on the stack */
554 /* Kick the second */
555 apic_icr_write(APIC_DM_NMI
| apic
->dest_logical
, apicid
);
557 pr_debug("Waiting for send to finish...\n");
558 send_status
= safe_apic_wait_icr_idle();
561 * Give the other CPU some time to accept the IPI.
564 if (APIC_INTEGRATED(apic_version
[boot_cpu_physical_apicid
])) {
565 maxlvt
= lapic_get_maxlvt();
566 if (maxlvt
> 3) /* Due to the Pentium erratum 3AP. */
567 apic_write(APIC_ESR
, 0);
568 accept_status
= (apic_read(APIC_ESR
) & 0xEF);
570 pr_debug("NMI sent\n");
573 pr_err("APIC never delivered???\n");
575 pr_err("APIC delivery error (%lx)\n", accept_status
);
577 return (send_status
| accept_status
);
581 wakeup_secondary_cpu_via_init(int phys_apicid
, unsigned long start_eip
)
583 unsigned long send_status
= 0, accept_status
= 0;
584 int maxlvt
, num_starts
, j
;
586 maxlvt
= lapic_get_maxlvt();
589 * Be paranoid about clearing APIC errors.
591 if (APIC_INTEGRATED(apic_version
[phys_apicid
])) {
592 if (maxlvt
> 3) /* Due to the Pentium erratum 3AP. */
593 apic_write(APIC_ESR
, 0);
597 pr_debug("Asserting INIT\n");
600 * Turn INIT on target chip
605 apic_icr_write(APIC_INT_LEVELTRIG
| APIC_INT_ASSERT
| APIC_DM_INIT
,
608 pr_debug("Waiting for send to finish...\n");
609 send_status
= safe_apic_wait_icr_idle();
613 pr_debug("Deasserting INIT\n");
617 apic_icr_write(APIC_INT_LEVELTRIG
| APIC_DM_INIT
, phys_apicid
);
619 pr_debug("Waiting for send to finish...\n");
620 send_status
= safe_apic_wait_icr_idle();
623 atomic_set(&init_deasserted
, 1);
626 * Should we send STARTUP IPIs ?
628 * Determine this based on the APIC version.
629 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
631 if (APIC_INTEGRATED(apic_version
[phys_apicid
]))
637 * Paravirt / VMI wants a startup IPI hook here to set up the
638 * target processor state.
640 startup_ipi_hook(phys_apicid
, (unsigned long) start_secondary
,
644 * Run STARTUP IPI loop.
646 pr_debug("#startup loops: %d\n", num_starts
);
648 for (j
= 1; j
<= num_starts
; j
++) {
649 pr_debug("Sending STARTUP #%d\n", j
);
650 if (maxlvt
> 3) /* Due to the Pentium erratum 3AP. */
651 apic_write(APIC_ESR
, 0);
653 pr_debug("After apic_write\n");
660 /* Boot on the stack */
661 /* Kick the second */
662 apic_icr_write(APIC_DM_STARTUP
| (start_eip
>> 12),
666 * Give the other CPU some time to accept the IPI.
670 pr_debug("Startup point 1\n");
672 pr_debug("Waiting for send to finish...\n");
673 send_status
= safe_apic_wait_icr_idle();
676 * Give the other CPU some time to accept the IPI.
680 if (maxlvt
> 3) /* Due to the Pentium erratum 3AP. */
681 apic_write(APIC_ESR
, 0);
682 accept_status
= (apic_read(APIC_ESR
) & 0xEF);
683 if (send_status
|| accept_status
)
686 pr_debug("After Startup\n");
689 pr_err("APIC never delivered???\n");
691 pr_err("APIC delivery error (%lx)\n", accept_status
);
693 return (send_status
| accept_status
);
696 void smp_announce(void)
698 int num_nodes
= num_online_nodes();
700 printk(KERN_INFO
"x86: Booted up %d node%s, %d CPUs\n",
701 num_nodes
, (num_nodes
> 1 ? "s" : ""), num_online_cpus());
704 /* reduce the number of lines printed when booting a large cpu count system */
705 static void announce_cpu(int cpu
, int apicid
)
707 static int current_node
= -1;
708 int node
= early_cpu_to_node(cpu
);
709 static int width
, node_width
;
712 width
= num_digits(num_possible_cpus()) + 1; /* + '#' sign */
715 node_width
= num_digits(num_possible_nodes()) + 1; /* + '#' */
718 printk(KERN_INFO
"x86: Booting SMP configuration:\n");
720 if (system_state
== SYSTEM_BOOTING
) {
721 if (node
!= current_node
) {
722 if (current_node
> (-1))
726 printk(KERN_INFO
".... node %*s#%d, CPUs: ",
727 node_width
- num_digits(node
), " ", node
);
730 /* Add padding for the BSP */
732 pr_cont("%*s", width
+ 1, " ");
734 pr_cont("%*s#%d", width
- num_digits(cpu
), " ", cpu
);
737 pr_info("Booting Node %d Processor %d APIC 0x%x\n",
741 static int wakeup_cpu0_nmi(unsigned int cmd
, struct pt_regs
*regs
)
745 cpu
= smp_processor_id();
746 if (cpu
== 0 && !cpu_online(cpu
) && enable_start_cpu0
)
753 * Wake up AP by INIT, INIT, STARTUP sequence.
755 * Instead of waiting for STARTUP after INITs, BSP will execute the BIOS
756 * boot-strap code which is not a desired behavior for waking up BSP. To
757 * void the boot-strap code, wake up CPU0 by NMI instead.
759 * This works to wake up soft offlined CPU0 only. If CPU0 is hard offlined
760 * (i.e. physically hot removed and then hot added), NMI won't wake it up.
761 * We'll change this code in the future to wake up hard offlined CPU0 if
762 * real platform and request are available.
765 wakeup_cpu_via_init_nmi(int cpu
, unsigned long start_ip
, int apicid
,
766 int *cpu0_nmi_registered
)
774 * Wake up AP by INIT, INIT, STARTUP sequence.
777 boot_error
= wakeup_secondary_cpu_via_init(apicid
, start_ip
);
782 * Wake up BSP by nmi.
784 * Register a NMI handler to help wake up CPU0.
786 boot_error
= register_nmi_handler(NMI_LOCAL
,
787 wakeup_cpu0_nmi
, 0, "wake_cpu0");
790 enable_start_cpu0
= 1;
791 *cpu0_nmi_registered
= 1;
792 if (apic
->dest_logical
== APIC_DEST_LOGICAL
)
793 id
= cpu0_logical_apicid
;
796 boot_error
= wakeup_secondary_cpu_via_nmi(id
, start_ip
);
805 void common_cpu_up(unsigned int cpu
, struct task_struct
*idle
)
807 /* Just in case we booted with a single CPU. */
808 alternatives_enable_smp();
810 per_cpu(current_task
, cpu
) = idle
;
813 /* Stack for startup_32 can be just as for start_secondary onwards */
815 per_cpu(cpu_current_top_of_stack
, cpu
) =
816 (unsigned long)task_stack_page(idle
) + THREAD_SIZE
;
818 clear_tsk_thread_flag(idle
, TIF_FORK
);
819 initial_gs
= per_cpu_offset(cpu
);
824 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
825 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
826 * Returns zero if CPU booted OK, else error code from
827 * ->wakeup_secondary_cpu.
829 static int do_boot_cpu(int apicid
, int cpu
, struct task_struct
*idle
)
831 volatile u32
*trampoline_status
=
832 (volatile u32
*) __va(real_mode_header
->trampoline_status
);
833 /* start_ip had better be page-aligned! */
834 unsigned long start_ip
= real_mode_header
->trampoline_start
;
836 unsigned long boot_error
= 0;
837 int cpu0_nmi_registered
= 0;
838 unsigned long timeout
;
840 idle
->thread
.sp
= (unsigned long) (((struct pt_regs
*)
841 (THREAD_SIZE
+ task_stack_page(idle
))) - 1);
843 early_gdt_descr
.address
= (unsigned long)get_cpu_gdt_table(cpu
);
844 initial_code
= (unsigned long)start_secondary
;
845 stack_start
= idle
->thread
.sp
;
848 * Enable the espfix hack for this CPU
850 #ifdef CONFIG_X86_ESPFIX64
854 /* So we see what's up */
855 announce_cpu(cpu
, apicid
);
858 * This grunge runs the startup process for
859 * the targeted processor.
862 atomic_set(&init_deasserted
, 0);
864 if (get_uv_system_type() != UV_NON_UNIQUE_APIC
) {
866 pr_debug("Setting warm reset code and vector.\n");
868 smpboot_setup_warm_reset_vector(start_ip
);
870 * Be paranoid about clearing APIC errors.
872 if (APIC_INTEGRATED(apic_version
[boot_cpu_physical_apicid
])) {
873 apic_write(APIC_ESR
, 0);
879 * AP might wait on cpu_callout_mask in cpu_init() with
880 * cpu_initialized_mask set if previous attempt to online
881 * it timed-out. Clear cpu_initialized_mask so that after
882 * INIT/SIPI it could start with a clean state.
884 cpumask_clear_cpu(cpu
, cpu_initialized_mask
);
888 * Wake up a CPU in difference cases:
889 * - Use the method in the APIC driver if it's defined
891 * - Use an INIT boot APIC message for APs or NMI for BSP.
893 if (apic
->wakeup_secondary_cpu
)
894 boot_error
= apic
->wakeup_secondary_cpu(apicid
, start_ip
);
896 boot_error
= wakeup_cpu_via_init_nmi(cpu
, start_ip
, apicid
,
897 &cpu0_nmi_registered
);
901 * Wait 10s total for a response from AP
904 timeout
= jiffies
+ 10*HZ
;
905 while (time_before(jiffies
, timeout
)) {
906 if (cpumask_test_cpu(cpu
, cpu_initialized_mask
)) {
908 * Tell AP to proceed with initialization
910 cpumask_set_cpu(cpu
, cpu_callout_mask
);
921 * Wait till AP completes initial initialization
923 while (!cpumask_test_cpu(cpu
, cpu_callin_mask
)) {
925 * Allow other tasks to run while we wait for the
926 * AP to come online. This also gives a chance
927 * for the MTRR work(triggered by the AP coming online)
928 * to be completed in the stop machine context.
935 /* mark "stuck" area as not stuck */
936 *trampoline_status
= 0;
938 if (get_uv_system_type() != UV_NON_UNIQUE_APIC
) {
940 * Cleanup possible dangling ends...
942 smpboot_restore_warm_reset_vector();
945 * Clean up the nmi handler. Do this after the callin and callout sync
946 * to avoid impact of possible long unregister time.
948 if (cpu0_nmi_registered
)
949 unregister_nmi_handler(NMI_LOCAL
, "wake_cpu0");
954 int native_cpu_up(unsigned int cpu
, struct task_struct
*tidle
)
956 int apicid
= apic
->cpu_present_to_apicid(cpu
);
960 WARN_ON(irqs_disabled());
962 pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu
);
964 if (apicid
== BAD_APICID
||
965 !physid_isset(apicid
, phys_cpu_present_map
) ||
966 !apic
->apic_id_valid(apicid
)) {
967 pr_err("%s: bad cpu %d\n", __func__
, cpu
);
972 * Already booted CPU?
974 if (cpumask_test_cpu(cpu
, cpu_callin_mask
)) {
975 pr_debug("do_boot_cpu %d Already started\n", cpu
);
980 * Save current MTRR state in case it was changed since early boot
981 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
985 /* x86 CPUs take themselves offline, so delayed offline is OK. */
986 err
= cpu_check_up_prepare(cpu
);
987 if (err
&& err
!= -EBUSY
)
990 /* the FPU context is blank, nobody can own it */
991 __cpu_disable_lazy_restore(cpu
);
993 common_cpu_up(cpu
, tidle
);
996 * We have to walk the irq descriptors to setup the vector
997 * space for the cpu which comes online. Prevent irq
998 * alloc/free across the bringup.
1002 err
= do_boot_cpu(apicid
, cpu
, tidle
);
1005 irq_unlock_sparse();
1006 pr_err("do_boot_cpu failed(%d) to wakeup CPU#%u\n", err
, cpu
);
1011 * Check TSC synchronization with the AP (keep irqs disabled
1014 local_irq_save(flags
);
1015 check_tsc_sync_source(cpu
);
1016 local_irq_restore(flags
);
1018 while (!cpu_online(cpu
)) {
1020 touch_nmi_watchdog();
1023 irq_unlock_sparse();
1029 * arch_disable_smp_support() - disables SMP support for x86 at runtime
1031 void arch_disable_smp_support(void)
1033 disable_ioapic_support();
1037 * Fall back to non SMP mode after errors.
1039 * RED-PEN audit/test this more. I bet there is more state messed up here.
1041 static __init
void disable_smp(void)
1043 pr_info("SMP disabled\n");
1045 disable_ioapic_support();
1047 init_cpu_present(cpumask_of(0));
1048 init_cpu_possible(cpumask_of(0));
1050 if (smp_found_config
)
1051 physid_set_mask_of_physid(boot_cpu_physical_apicid
, &phys_cpu_present_map
);
1053 physid_set_mask_of_physid(0, &phys_cpu_present_map
);
1054 cpumask_set_cpu(0, topology_sibling_cpumask(0));
1055 cpumask_set_cpu(0, topology_core_cpumask(0));
1066 * Various sanity checks.
1068 static int __init
smp_sanity_check(unsigned max_cpus
)
1072 #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
1073 if (def_to_bigsmp
&& nr_cpu_ids
> 8) {
1077 pr_warn("More than 8 CPUs detected - skipping them\n"
1078 "Use CONFIG_X86_BIGSMP\n");
1081 for_each_present_cpu(cpu
) {
1083 set_cpu_present(cpu
, false);
1088 for_each_possible_cpu(cpu
) {
1090 set_cpu_possible(cpu
, false);
1098 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map
)) {
1099 pr_warn("weird, boot CPU (#%d) not listed by the BIOS\n",
1100 hard_smp_processor_id());
1102 physid_set(hard_smp_processor_id(), phys_cpu_present_map
);
1106 * If we couldn't find an SMP configuration at boot time,
1107 * get out of here now!
1109 if (!smp_found_config
&& !acpi_lapic
) {
1111 pr_notice("SMP motherboard not detected\n");
1112 return SMP_NO_CONFIG
;
1116 * Should not be necessary because the MP table should list the boot
1117 * CPU too, but we do it for the sake of robustness anyway.
1119 if (!apic
->check_phys_apicid_present(boot_cpu_physical_apicid
)) {
1120 pr_notice("weird, boot CPU (#%d) not listed by the BIOS\n",
1121 boot_cpu_physical_apicid
);
1122 physid_set(hard_smp_processor_id(), phys_cpu_present_map
);
1127 * If we couldn't find a local APIC, then get out of here now!
1129 if (APIC_INTEGRATED(apic_version
[boot_cpu_physical_apicid
]) &&
1131 if (!disable_apic
) {
1132 pr_err("BIOS bug, local APIC #%d not detected!...\n",
1133 boot_cpu_physical_apicid
);
1134 pr_err("... forcing use of dummy APIC emulation (tell your hw vendor)\n");
1140 * If SMP should be disabled, then really disable it!
1143 pr_info("SMP mode deactivated\n");
1144 return SMP_FORCE_UP
;
1150 static void __init
smp_cpu_index_default(void)
1153 struct cpuinfo_x86
*c
;
1155 for_each_possible_cpu(i
) {
1157 /* mark all to hotplug */
1158 c
->cpu_index
= nr_cpu_ids
;
1163 * Prepare for SMP bootup. The MP table or ACPI has been read
1164 * earlier. Just do some sanity checking here and enable APIC mode.
1166 void __init
native_smp_prepare_cpus(unsigned int max_cpus
)
1170 smp_cpu_index_default();
1173 * Setup boot CPU information
1175 smp_store_boot_cpu_info(); /* Final full version of the data */
1176 cpumask_copy(cpu_callin_mask
, cpumask_of(0));
1179 current_thread_info()->cpu
= 0; /* needed? */
1180 for_each_possible_cpu(i
) {
1181 zalloc_cpumask_var(&per_cpu(cpu_sibling_map
, i
), GFP_KERNEL
);
1182 zalloc_cpumask_var(&per_cpu(cpu_core_map
, i
), GFP_KERNEL
);
1183 zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map
, i
), GFP_KERNEL
);
1185 set_cpu_sibling_map(0);
1187 switch (smp_sanity_check(max_cpus
)) {
1190 if (APIC_init_uniprocessor())
1191 pr_notice("Local APIC not detected. Using dummy APIC emulation.\n");
1198 apic_bsp_setup(false);
1204 default_setup_apic_routing();
1206 if (read_apic_id() != boot_cpu_physical_apicid
) {
1207 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
1208 read_apic_id(), boot_cpu_physical_apicid
);
1209 /* Or can we switch back to PIC here? */
1212 cpu0_logical_apicid
= apic_bsp_setup(false);
1214 pr_info("CPU%d: ", 0);
1215 print_cpu_info(&cpu_data(0));
1220 set_mtrr_aps_delayed_init();
1222 smp_quirk_init_udelay();
1225 void arch_enable_nonboot_cpus_begin(void)
1227 set_mtrr_aps_delayed_init();
1230 void arch_enable_nonboot_cpus_end(void)
1236 * Early setup to make printk work.
1238 void __init
native_smp_prepare_boot_cpu(void)
1240 int me
= smp_processor_id();
1241 switch_to_new_gdt(me
);
1242 /* already set me in cpu_online_mask in boot_cpu_init() */
1243 cpumask_set_cpu(me
, cpu_callout_mask
);
1244 cpu_set_state_online(me
);
1247 void __init
native_smp_cpus_done(unsigned int max_cpus
)
1249 pr_debug("Boot done\n");
1253 setup_ioapic_dest();
1257 static int __initdata setup_possible_cpus
= -1;
1258 static int __init
_setup_possible_cpus(char *str
)
1260 get_option(&str
, &setup_possible_cpus
);
1263 early_param("possible_cpus", _setup_possible_cpus
);
1267 * cpu_possible_mask should be static, it cannot change as cpu's
1268 * are onlined, or offlined. The reason is per-cpu data-structures
1269 * are allocated by some modules at init time, and dont expect to
1270 * do this dynamically on cpu arrival/departure.
1271 * cpu_present_mask on the other hand can change dynamically.
1272 * In case when cpu_hotplug is not compiled, then we resort to current
1273 * behaviour, which is cpu_possible == cpu_present.
1276 * Three ways to find out the number of additional hotplug CPUs:
1277 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1278 * - The user can overwrite it with possible_cpus=NUM
1279 * - Otherwise don't reserve additional CPUs.
1280 * We do this because additional CPUs waste a lot of memory.
1283 __init
void prefill_possible_map(void)
1287 /* no processor from mptable or madt */
1288 if (!num_processors
)
1291 i
= setup_max_cpus
?: 1;
1292 if (setup_possible_cpus
== -1) {
1293 possible
= num_processors
;
1294 #ifdef CONFIG_HOTPLUG_CPU
1296 possible
+= disabled_cpus
;
1302 possible
= setup_possible_cpus
;
1304 total_cpus
= max_t(int, possible
, num_processors
+ disabled_cpus
);
1306 /* nr_cpu_ids could be reduced via nr_cpus= */
1307 if (possible
> nr_cpu_ids
) {
1308 pr_warn("%d Processors exceeds NR_CPUS limit of %d\n",
1309 possible
, nr_cpu_ids
);
1310 possible
= nr_cpu_ids
;
1313 #ifdef CONFIG_HOTPLUG_CPU
1314 if (!setup_max_cpus
)
1317 pr_warn("%d Processors exceeds max_cpus limit of %u\n",
1318 possible
, setup_max_cpus
);
1322 pr_info("Allowing %d CPUs, %d hotplug CPUs\n",
1323 possible
, max_t(int, possible
- num_processors
, 0));
1325 for (i
= 0; i
< possible
; i
++)
1326 set_cpu_possible(i
, true);
1327 for (; i
< NR_CPUS
; i
++)
1328 set_cpu_possible(i
, false);
1330 nr_cpu_ids
= possible
;
1333 #ifdef CONFIG_HOTPLUG_CPU
1335 static void remove_siblinginfo(int cpu
)
1338 struct cpuinfo_x86
*c
= &cpu_data(cpu
);
1340 for_each_cpu(sibling
, topology_core_cpumask(cpu
)) {
1341 cpumask_clear_cpu(cpu
, topology_core_cpumask(sibling
));
1343 * last thread sibling in this cpu core going down
1345 if (cpumask_weight(topology_sibling_cpumask(cpu
)) == 1)
1346 cpu_data(sibling
).booted_cores
--;
1349 for_each_cpu(sibling
, topology_sibling_cpumask(cpu
))
1350 cpumask_clear_cpu(cpu
, topology_sibling_cpumask(sibling
));
1351 for_each_cpu(sibling
, cpu_llc_shared_mask(cpu
))
1352 cpumask_clear_cpu(cpu
, cpu_llc_shared_mask(sibling
));
1353 cpumask_clear(cpu_llc_shared_mask(cpu
));
1354 cpumask_clear(topology_sibling_cpumask(cpu
));
1355 cpumask_clear(topology_core_cpumask(cpu
));
1356 c
->phys_proc_id
= 0;
1358 cpumask_clear_cpu(cpu
, cpu_sibling_setup_mask
);
1361 static void __ref
remove_cpu_from_maps(int cpu
)
1363 set_cpu_online(cpu
, false);
1364 cpumask_clear_cpu(cpu
, cpu_callout_mask
);
1365 cpumask_clear_cpu(cpu
, cpu_callin_mask
);
1366 /* was set by cpu_init() */
1367 cpumask_clear_cpu(cpu
, cpu_initialized_mask
);
1368 numa_remove_cpu(cpu
);
1371 void cpu_disable_common(void)
1373 int cpu
= smp_processor_id();
1375 remove_siblinginfo(cpu
);
1377 /* It's now safe to remove this processor from the online map */
1379 remove_cpu_from_maps(cpu
);
1380 unlock_vector_lock();
1384 int native_cpu_disable(void)
1388 ret
= check_irq_vectors_for_cpu_disable();
1393 cpu_disable_common();
1398 int common_cpu_die(unsigned int cpu
)
1402 /* We don't do anything here: idle task is faking death itself. */
1404 /* They ack this in play_dead() by setting CPU_DEAD */
1405 if (cpu_wait_death(cpu
, 5)) {
1406 if (system_state
== SYSTEM_RUNNING
)
1407 pr_info("CPU %u is now offline\n", cpu
);
1409 pr_err("CPU %u didn't die...\n", cpu
);
1416 void native_cpu_die(unsigned int cpu
)
1418 common_cpu_die(cpu
);
1421 void play_dead_common(void)
1424 reset_lazy_tlbstate();
1425 amd_e400_remove_cpu(raw_smp_processor_id());
1428 (void)cpu_report_death();
1431 * With physical CPU hotplug, we should halt the cpu
1433 local_irq_disable();
1436 static bool wakeup_cpu0(void)
1438 if (smp_processor_id() == 0 && enable_start_cpu0
)
1445 * We need to flush the caches before going to sleep, lest we have
1446 * dirty data in our caches when we come back up.
1448 static inline void mwait_play_dead(void)
1450 unsigned int eax
, ebx
, ecx
, edx
;
1451 unsigned int highest_cstate
= 0;
1452 unsigned int highest_subcstate
= 0;
1456 if (!this_cpu_has(X86_FEATURE_MWAIT
))
1458 if (!this_cpu_has(X86_FEATURE_CLFLUSH
))
1460 if (__this_cpu_read(cpu_info
.cpuid_level
) < CPUID_MWAIT_LEAF
)
1463 eax
= CPUID_MWAIT_LEAF
;
1465 native_cpuid(&eax
, &ebx
, &ecx
, &edx
);
1468 * eax will be 0 if EDX enumeration is not valid.
1469 * Initialized below to cstate, sub_cstate value when EDX is valid.
1471 if (!(ecx
& CPUID5_ECX_EXTENSIONS_SUPPORTED
)) {
1474 edx
>>= MWAIT_SUBSTATE_SIZE
;
1475 for (i
= 0; i
< 7 && edx
; i
++, edx
>>= MWAIT_SUBSTATE_SIZE
) {
1476 if (edx
& MWAIT_SUBSTATE_MASK
) {
1478 highest_subcstate
= edx
& MWAIT_SUBSTATE_MASK
;
1481 eax
= (highest_cstate
<< MWAIT_SUBSTATE_SIZE
) |
1482 (highest_subcstate
- 1);
1486 * This should be a memory location in a cache line which is
1487 * unlikely to be touched by other processors. The actual
1488 * content is immaterial as it is not actually modified in any way.
1490 mwait_ptr
= ¤t_thread_info()->flags
;
1496 * The CLFLUSH is a workaround for erratum AAI65 for
1497 * the Xeon 7400 series. It's not clear it is actually
1498 * needed, but it should be harmless in either case.
1499 * The WBINVD is insufficient due to the spurious-wakeup
1500 * case where we return around the loop.
1505 __monitor(mwait_ptr
, 0, 0);
1509 * If NMI wants to wake up CPU0, start CPU0.
1516 static inline void hlt_play_dead(void)
1518 if (__this_cpu_read(cpu_info
.x86
) >= 4)
1524 * If NMI wants to wake up CPU0, start CPU0.
1531 void native_play_dead(void)
1534 tboot_shutdown(TB_SHUTDOWN_WFS
);
1536 mwait_play_dead(); /* Only returns on failure */
1537 if (cpuidle_play_dead())
1541 #else /* ... !CONFIG_HOTPLUG_CPU */
1542 int native_cpu_disable(void)
1547 void native_cpu_die(unsigned int cpu
)
1549 /* We said "no" in __cpu_disable */
1553 void native_play_dead(void)