2 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
4 * Copyright (C) 2002 - 2011 Paul Mundt
5 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
7 * based off of the old drivers/char/sh-sci.c by:
9 * Copyright (C) 1999, 2000 Niibe Yutaka
10 * Copyright (C) 2000 Sugioka Toshinobu
11 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
12 * Modified to support SecureEdge. David McCullough (2002)
13 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
14 * Removed SH7300 support (Jul 2007).
16 * This file is subject to the terms and conditions of the GNU General Public
17 * License. See the file "COPYING" in the main directory of this archive
20 #if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
26 #include <linux/clk.h>
27 #include <linux/console.h>
28 #include <linux/ctype.h>
29 #include <linux/cpufreq.h>
30 #include <linux/delay.h>
31 #include <linux/dmaengine.h>
32 #include <linux/dma-mapping.h>
33 #include <linux/err.h>
34 #include <linux/errno.h>
35 #include <linux/init.h>
36 #include <linux/interrupt.h>
37 #include <linux/ioport.h>
38 #include <linux/major.h>
39 #include <linux/module.h>
41 #include <linux/notifier.h>
43 #include <linux/platform_device.h>
44 #include <linux/pm_runtime.h>
45 #include <linux/scatterlist.h>
46 #include <linux/serial.h>
47 #include <linux/serial_sci.h>
48 #include <linux/sh_dma.h>
49 #include <linux/slab.h>
50 #include <linux/string.h>
51 #include <linux/sysrq.h>
52 #include <linux/timer.h>
53 #include <linux/tty.h>
54 #include <linux/tty_flip.h>
57 #include <asm/sh_bios.h>
62 /* Offsets into the sci_port->irqs array */
70 SCIx_MUX_IRQ
= SCIx_NR_IRQS
, /* special case */
73 #define SCIx_IRQ_IS_MUXED(port) \
74 ((port)->irqs[SCIx_ERI_IRQ] == \
75 (port)->irqs[SCIx_RXI_IRQ]) || \
76 ((port)->irqs[SCIx_ERI_IRQ] && \
77 ((port)->irqs[SCIx_RXI_IRQ] < 0))
80 struct uart_port port
;
82 /* Platform configuration */
83 struct plat_sci_port
*cfg
;
84 unsigned int overrun_reg
;
85 unsigned int overrun_mask
;
86 unsigned int error_mask
;
87 unsigned int sampling_rate
;
88 resource_size_t reg_size
;
91 struct timer_list break_timer
;
99 int irqs
[SCIx_NR_IRQS
];
100 char *irqstr
[SCIx_NR_IRQS
];
102 struct dma_chan
*chan_tx
;
103 struct dma_chan
*chan_rx
;
105 #ifdef CONFIG_SERIAL_SH_SCI_DMA
106 struct dma_async_tx_descriptor
*desc_tx
;
107 struct dma_async_tx_descriptor
*desc_rx
[2];
108 dma_cookie_t cookie_tx
;
109 dma_cookie_t cookie_rx
[2];
110 dma_cookie_t active_rx
;
111 struct scatterlist sg_tx
;
112 unsigned int sg_len_tx
;
113 struct scatterlist sg_rx
[2];
115 struct sh_dmae_slave param_tx
;
116 struct sh_dmae_slave param_rx
;
117 struct work_struct work_tx
;
118 struct work_struct work_rx
;
119 struct timer_list rx_timer
;
120 unsigned int rx_timeout
;
123 struct notifier_block freq_transition
;
126 /* Function prototypes */
127 static void sci_start_tx(struct uart_port
*port
);
128 static void sci_stop_tx(struct uart_port
*port
);
129 static void sci_start_rx(struct uart_port
*port
);
131 #define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
133 static struct sci_port sci_ports
[SCI_NPORTS
];
134 static struct uart_driver sci_uart_driver
;
136 static inline struct sci_port
*
137 to_sci_port(struct uart_port
*uart
)
139 return container_of(uart
, struct sci_port
, port
);
142 struct plat_sci_reg
{
146 /* Helper for invalidating specific entries of an inherited map. */
147 #define sci_reg_invalid { .offset = 0, .size = 0 }
149 static struct plat_sci_reg sci_regmap
[SCIx_NR_REGTYPES
][SCIx_NR_REGS
] = {
150 [SCIx_PROBE_REGTYPE
] = {
151 [0 ... SCIx_NR_REGS
- 1] = sci_reg_invalid
,
155 * Common SCI definitions, dependent on the port's regshift
158 [SCIx_SCI_REGTYPE
] = {
159 [SCSMR
] = { 0x00, 8 },
160 [SCBRR
] = { 0x01, 8 },
161 [SCSCR
] = { 0x02, 8 },
162 [SCxTDR
] = { 0x03, 8 },
163 [SCxSR
] = { 0x04, 8 },
164 [SCxRDR
] = { 0x05, 8 },
165 [SCFCR
] = sci_reg_invalid
,
166 [SCFDR
] = sci_reg_invalid
,
167 [SCTFDR
] = sci_reg_invalid
,
168 [SCRFDR
] = sci_reg_invalid
,
169 [SCSPTR
] = sci_reg_invalid
,
170 [SCLSR
] = sci_reg_invalid
,
171 [HSSRR
] = sci_reg_invalid
,
172 [SCPCR
] = sci_reg_invalid
,
173 [SCPDR
] = sci_reg_invalid
,
177 * Common definitions for legacy IrDA ports, dependent on
180 [SCIx_IRDA_REGTYPE
] = {
181 [SCSMR
] = { 0x00, 8 },
182 [SCBRR
] = { 0x01, 8 },
183 [SCSCR
] = { 0x02, 8 },
184 [SCxTDR
] = { 0x03, 8 },
185 [SCxSR
] = { 0x04, 8 },
186 [SCxRDR
] = { 0x05, 8 },
187 [SCFCR
] = { 0x06, 8 },
188 [SCFDR
] = { 0x07, 16 },
189 [SCTFDR
] = sci_reg_invalid
,
190 [SCRFDR
] = sci_reg_invalid
,
191 [SCSPTR
] = sci_reg_invalid
,
192 [SCLSR
] = sci_reg_invalid
,
193 [HSSRR
] = sci_reg_invalid
,
194 [SCPCR
] = sci_reg_invalid
,
195 [SCPDR
] = sci_reg_invalid
,
199 * Common SCIFA definitions.
201 [SCIx_SCIFA_REGTYPE
] = {
202 [SCSMR
] = { 0x00, 16 },
203 [SCBRR
] = { 0x04, 8 },
204 [SCSCR
] = { 0x08, 16 },
205 [SCxTDR
] = { 0x20, 8 },
206 [SCxSR
] = { 0x14, 16 },
207 [SCxRDR
] = { 0x24, 8 },
208 [SCFCR
] = { 0x18, 16 },
209 [SCFDR
] = { 0x1c, 16 },
210 [SCTFDR
] = sci_reg_invalid
,
211 [SCRFDR
] = sci_reg_invalid
,
212 [SCSPTR
] = sci_reg_invalid
,
213 [SCLSR
] = sci_reg_invalid
,
214 [HSSRR
] = sci_reg_invalid
,
215 [SCPCR
] = { 0x30, 16 },
216 [SCPDR
] = { 0x34, 16 },
220 * Common SCIFB definitions.
222 [SCIx_SCIFB_REGTYPE
] = {
223 [SCSMR
] = { 0x00, 16 },
224 [SCBRR
] = { 0x04, 8 },
225 [SCSCR
] = { 0x08, 16 },
226 [SCxTDR
] = { 0x40, 8 },
227 [SCxSR
] = { 0x14, 16 },
228 [SCxRDR
] = { 0x60, 8 },
229 [SCFCR
] = { 0x18, 16 },
230 [SCFDR
] = sci_reg_invalid
,
231 [SCTFDR
] = { 0x38, 16 },
232 [SCRFDR
] = { 0x3c, 16 },
233 [SCSPTR
] = sci_reg_invalid
,
234 [SCLSR
] = sci_reg_invalid
,
235 [HSSRR
] = sci_reg_invalid
,
236 [SCPCR
] = { 0x30, 16 },
237 [SCPDR
] = { 0x34, 16 },
241 * Common SH-2(A) SCIF definitions for ports with FIFO data
244 [SCIx_SH2_SCIF_FIFODATA_REGTYPE
] = {
245 [SCSMR
] = { 0x00, 16 },
246 [SCBRR
] = { 0x04, 8 },
247 [SCSCR
] = { 0x08, 16 },
248 [SCxTDR
] = { 0x0c, 8 },
249 [SCxSR
] = { 0x10, 16 },
250 [SCxRDR
] = { 0x14, 8 },
251 [SCFCR
] = { 0x18, 16 },
252 [SCFDR
] = { 0x1c, 16 },
253 [SCTFDR
] = sci_reg_invalid
,
254 [SCRFDR
] = sci_reg_invalid
,
255 [SCSPTR
] = { 0x20, 16 },
256 [SCLSR
] = { 0x24, 16 },
257 [HSSRR
] = sci_reg_invalid
,
258 [SCPCR
] = sci_reg_invalid
,
259 [SCPDR
] = sci_reg_invalid
,
263 * Common SH-3 SCIF definitions.
265 [SCIx_SH3_SCIF_REGTYPE
] = {
266 [SCSMR
] = { 0x00, 8 },
267 [SCBRR
] = { 0x02, 8 },
268 [SCSCR
] = { 0x04, 8 },
269 [SCxTDR
] = { 0x06, 8 },
270 [SCxSR
] = { 0x08, 16 },
271 [SCxRDR
] = { 0x0a, 8 },
272 [SCFCR
] = { 0x0c, 8 },
273 [SCFDR
] = { 0x0e, 16 },
274 [SCTFDR
] = sci_reg_invalid
,
275 [SCRFDR
] = sci_reg_invalid
,
276 [SCSPTR
] = sci_reg_invalid
,
277 [SCLSR
] = sci_reg_invalid
,
278 [HSSRR
] = sci_reg_invalid
,
279 [SCPCR
] = sci_reg_invalid
,
280 [SCPDR
] = sci_reg_invalid
,
284 * Common SH-4(A) SCIF(B) definitions.
286 [SCIx_SH4_SCIF_REGTYPE
] = {
287 [SCSMR
] = { 0x00, 16 },
288 [SCBRR
] = { 0x04, 8 },
289 [SCSCR
] = { 0x08, 16 },
290 [SCxTDR
] = { 0x0c, 8 },
291 [SCxSR
] = { 0x10, 16 },
292 [SCxRDR
] = { 0x14, 8 },
293 [SCFCR
] = { 0x18, 16 },
294 [SCFDR
] = { 0x1c, 16 },
295 [SCTFDR
] = sci_reg_invalid
,
296 [SCRFDR
] = sci_reg_invalid
,
297 [SCSPTR
] = { 0x20, 16 },
298 [SCLSR
] = { 0x24, 16 },
299 [HSSRR
] = sci_reg_invalid
,
300 [SCPCR
] = sci_reg_invalid
,
301 [SCPDR
] = sci_reg_invalid
,
305 * Common HSCIF definitions.
307 [SCIx_HSCIF_REGTYPE
] = {
308 [SCSMR
] = { 0x00, 16 },
309 [SCBRR
] = { 0x04, 8 },
310 [SCSCR
] = { 0x08, 16 },
311 [SCxTDR
] = { 0x0c, 8 },
312 [SCxSR
] = { 0x10, 16 },
313 [SCxRDR
] = { 0x14, 8 },
314 [SCFCR
] = { 0x18, 16 },
315 [SCFDR
] = { 0x1c, 16 },
316 [SCTFDR
] = sci_reg_invalid
,
317 [SCRFDR
] = sci_reg_invalid
,
318 [SCSPTR
] = { 0x20, 16 },
319 [SCLSR
] = { 0x24, 16 },
320 [HSSRR
] = { 0x40, 16 },
321 [SCPCR
] = sci_reg_invalid
,
322 [SCPDR
] = sci_reg_invalid
,
326 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
329 [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE
] = {
330 [SCSMR
] = { 0x00, 16 },
331 [SCBRR
] = { 0x04, 8 },
332 [SCSCR
] = { 0x08, 16 },
333 [SCxTDR
] = { 0x0c, 8 },
334 [SCxSR
] = { 0x10, 16 },
335 [SCxRDR
] = { 0x14, 8 },
336 [SCFCR
] = { 0x18, 16 },
337 [SCFDR
] = { 0x1c, 16 },
338 [SCTFDR
] = sci_reg_invalid
,
339 [SCRFDR
] = sci_reg_invalid
,
340 [SCSPTR
] = sci_reg_invalid
,
341 [SCLSR
] = { 0x24, 16 },
342 [HSSRR
] = sci_reg_invalid
,
343 [SCPCR
] = sci_reg_invalid
,
344 [SCPDR
] = sci_reg_invalid
,
348 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
351 [SCIx_SH4_SCIF_FIFODATA_REGTYPE
] = {
352 [SCSMR
] = { 0x00, 16 },
353 [SCBRR
] = { 0x04, 8 },
354 [SCSCR
] = { 0x08, 16 },
355 [SCxTDR
] = { 0x0c, 8 },
356 [SCxSR
] = { 0x10, 16 },
357 [SCxRDR
] = { 0x14, 8 },
358 [SCFCR
] = { 0x18, 16 },
359 [SCFDR
] = { 0x1c, 16 },
360 [SCTFDR
] = { 0x1c, 16 }, /* aliased to SCFDR */
361 [SCRFDR
] = { 0x20, 16 },
362 [SCSPTR
] = { 0x24, 16 },
363 [SCLSR
] = { 0x28, 16 },
364 [HSSRR
] = sci_reg_invalid
,
365 [SCPCR
] = sci_reg_invalid
,
366 [SCPDR
] = sci_reg_invalid
,
370 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
373 [SCIx_SH7705_SCIF_REGTYPE
] = {
374 [SCSMR
] = { 0x00, 16 },
375 [SCBRR
] = { 0x04, 8 },
376 [SCSCR
] = { 0x08, 16 },
377 [SCxTDR
] = { 0x20, 8 },
378 [SCxSR
] = { 0x14, 16 },
379 [SCxRDR
] = { 0x24, 8 },
380 [SCFCR
] = { 0x18, 16 },
381 [SCFDR
] = { 0x1c, 16 },
382 [SCTFDR
] = sci_reg_invalid
,
383 [SCRFDR
] = sci_reg_invalid
,
384 [SCSPTR
] = sci_reg_invalid
,
385 [SCLSR
] = sci_reg_invalid
,
386 [HSSRR
] = sci_reg_invalid
,
387 [SCPCR
] = sci_reg_invalid
,
388 [SCPDR
] = sci_reg_invalid
,
392 #define sci_getreg(up, offset) (sci_regmap[to_sci_port(up)->cfg->regtype] + offset)
395 * The "offset" here is rather misleading, in that it refers to an enum
396 * value relative to the port mapping rather than the fixed offset
397 * itself, which needs to be manually retrieved from the platform's
398 * register map for the given port.
400 static unsigned int sci_serial_in(struct uart_port
*p
, int offset
)
402 struct plat_sci_reg
*reg
= sci_getreg(p
, offset
);
405 return ioread8(p
->membase
+ (reg
->offset
<< p
->regshift
));
406 else if (reg
->size
== 16)
407 return ioread16(p
->membase
+ (reg
->offset
<< p
->regshift
));
409 WARN(1, "Invalid register access\n");
414 static void sci_serial_out(struct uart_port
*p
, int offset
, int value
)
416 struct plat_sci_reg
*reg
= sci_getreg(p
, offset
);
419 iowrite8(value
, p
->membase
+ (reg
->offset
<< p
->regshift
));
420 else if (reg
->size
== 16)
421 iowrite16(value
, p
->membase
+ (reg
->offset
<< p
->regshift
));
423 WARN(1, "Invalid register access\n");
426 static int sci_probe_regmap(struct plat_sci_port
*cfg
)
430 cfg
->regtype
= SCIx_SCI_REGTYPE
;
433 cfg
->regtype
= SCIx_IRDA_REGTYPE
;
436 cfg
->regtype
= SCIx_SCIFA_REGTYPE
;
439 cfg
->regtype
= SCIx_SCIFB_REGTYPE
;
443 * The SH-4 is a bit of a misnomer here, although that's
444 * where this particular port layout originated. This
445 * configuration (or some slight variation thereof)
446 * remains the dominant model for all SCIFs.
448 cfg
->regtype
= SCIx_SH4_SCIF_REGTYPE
;
451 cfg
->regtype
= SCIx_HSCIF_REGTYPE
;
454 pr_err("Can't probe register map for given port\n");
461 static void sci_port_enable(struct sci_port
*sci_port
)
463 if (!sci_port
->port
.dev
)
466 pm_runtime_get_sync(sci_port
->port
.dev
);
468 clk_prepare_enable(sci_port
->iclk
);
469 sci_port
->port
.uartclk
= clk_get_rate(sci_port
->iclk
);
470 clk_prepare_enable(sci_port
->fclk
);
473 static void sci_port_disable(struct sci_port
*sci_port
)
475 if (!sci_port
->port
.dev
)
478 /* Cancel the break timer to ensure that the timer handler will not try
479 * to access the hardware with clocks and power disabled. Reset the
480 * break flag to make the break debouncing state machine ready for the
483 del_timer_sync(&sci_port
->break_timer
);
484 sci_port
->break_flag
= 0;
486 clk_disable_unprepare(sci_port
->fclk
);
487 clk_disable_unprepare(sci_port
->iclk
);
489 pm_runtime_put_sync(sci_port
->port
.dev
);
492 #if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE)
494 #ifdef CONFIG_CONSOLE_POLL
495 static int sci_poll_get_char(struct uart_port
*port
)
497 unsigned short status
;
501 status
= serial_port_in(port
, SCxSR
);
502 if (status
& SCxSR_ERRORS(port
)) {
503 serial_port_out(port
, SCxSR
, SCxSR_ERROR_CLEAR(port
));
509 if (!(status
& SCxSR_RDxF(port
)))
512 c
= serial_port_in(port
, SCxRDR
);
515 serial_port_in(port
, SCxSR
);
516 serial_port_out(port
, SCxSR
, SCxSR_RDxF_CLEAR(port
));
522 static void sci_poll_put_char(struct uart_port
*port
, unsigned char c
)
524 unsigned short status
;
527 status
= serial_port_in(port
, SCxSR
);
528 } while (!(status
& SCxSR_TDxE(port
)));
530 serial_port_out(port
, SCxTDR
, c
);
531 serial_port_out(port
, SCxSR
, SCxSR_TDxE_CLEAR(port
) & ~SCxSR_TEND(port
));
533 #endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE */
535 static void sci_init_pins(struct uart_port
*port
, unsigned int cflag
)
537 struct sci_port
*s
= to_sci_port(port
);
538 struct plat_sci_reg
*reg
= sci_regmap
[s
->cfg
->regtype
] + SCSPTR
;
541 * Use port-specific handler if provided.
543 if (s
->cfg
->ops
&& s
->cfg
->ops
->init_pins
) {
544 s
->cfg
->ops
->init_pins(port
, cflag
);
549 * For the generic path SCSPTR is necessary. Bail out if that's
555 if ((s
->cfg
->capabilities
& SCIx_HAVE_RTSCTS
) &&
556 ((!(cflag
& CRTSCTS
)))) {
557 unsigned short status
;
559 status
= serial_port_in(port
, SCSPTR
);
560 status
&= ~SCSPTR_CTSIO
;
561 status
|= SCSPTR_RTSIO
;
562 serial_port_out(port
, SCSPTR
, status
); /* Set RTS = 1 */
566 static int sci_txfill(struct uart_port
*port
)
568 struct plat_sci_reg
*reg
;
570 reg
= sci_getreg(port
, SCTFDR
);
572 return serial_port_in(port
, SCTFDR
) & ((port
->fifosize
<< 1) - 1);
574 reg
= sci_getreg(port
, SCFDR
);
576 return serial_port_in(port
, SCFDR
) >> 8;
578 return !(serial_port_in(port
, SCxSR
) & SCI_TDRE
);
581 static int sci_txroom(struct uart_port
*port
)
583 return port
->fifosize
- sci_txfill(port
);
586 static int sci_rxfill(struct uart_port
*port
)
588 struct plat_sci_reg
*reg
;
590 reg
= sci_getreg(port
, SCRFDR
);
592 return serial_port_in(port
, SCRFDR
) & ((port
->fifosize
<< 1) - 1);
594 reg
= sci_getreg(port
, SCFDR
);
596 return serial_port_in(port
, SCFDR
) & ((port
->fifosize
<< 1) - 1);
598 return (serial_port_in(port
, SCxSR
) & SCxSR_RDxF(port
)) != 0;
602 * SCI helper for checking the state of the muxed port/RXD pins.
604 static inline int sci_rxd_in(struct uart_port
*port
)
606 struct sci_port
*s
= to_sci_port(port
);
608 if (s
->cfg
->port_reg
<= 0)
611 /* Cast for ARM damage */
612 return !!__raw_readb((void __iomem
*)(uintptr_t)s
->cfg
->port_reg
);
615 /* ********************************************************************** *
616 * the interrupt related routines *
617 * ********************************************************************** */
619 static void sci_transmit_chars(struct uart_port
*port
)
621 struct circ_buf
*xmit
= &port
->state
->xmit
;
622 unsigned int stopped
= uart_tx_stopped(port
);
623 unsigned short status
;
627 status
= serial_port_in(port
, SCxSR
);
628 if (!(status
& SCxSR_TDxE(port
))) {
629 ctrl
= serial_port_in(port
, SCSCR
);
630 if (uart_circ_empty(xmit
))
634 serial_port_out(port
, SCSCR
, ctrl
);
638 count
= sci_txroom(port
);
646 } else if (!uart_circ_empty(xmit
) && !stopped
) {
647 c
= xmit
->buf
[xmit
->tail
];
648 xmit
->tail
= (xmit
->tail
+ 1) & (UART_XMIT_SIZE
- 1);
653 serial_port_out(port
, SCxTDR
, c
);
656 } while (--count
> 0);
658 serial_port_out(port
, SCxSR
, SCxSR_TDxE_CLEAR(port
));
660 if (uart_circ_chars_pending(xmit
) < WAKEUP_CHARS
)
661 uart_write_wakeup(port
);
662 if (uart_circ_empty(xmit
)) {
665 ctrl
= serial_port_in(port
, SCSCR
);
667 if (port
->type
!= PORT_SCI
) {
668 serial_port_in(port
, SCxSR
); /* Dummy read */
669 serial_port_out(port
, SCxSR
, SCxSR_TDxE_CLEAR(port
));
673 serial_port_out(port
, SCSCR
, ctrl
);
677 /* On SH3, SCIF may read end-of-break as a space->mark char */
678 #define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
680 static void sci_receive_chars(struct uart_port
*port
)
682 struct sci_port
*sci_port
= to_sci_port(port
);
683 struct tty_port
*tport
= &port
->state
->port
;
684 int i
, count
, copied
= 0;
685 unsigned short status
;
688 status
= serial_port_in(port
, SCxSR
);
689 if (!(status
& SCxSR_RDxF(port
)))
693 /* Don't copy more bytes than there is room for in the buffer */
694 count
= tty_buffer_request_room(tport
, sci_rxfill(port
));
696 /* If for any reason we can't copy more data, we're done! */
700 if (port
->type
== PORT_SCI
) {
701 char c
= serial_port_in(port
, SCxRDR
);
702 if (uart_handle_sysrq_char(port
, c
) ||
703 sci_port
->break_flag
)
706 tty_insert_flip_char(tport
, c
, TTY_NORMAL
);
708 for (i
= 0; i
< count
; i
++) {
709 char c
= serial_port_in(port
, SCxRDR
);
711 status
= serial_port_in(port
, SCxSR
);
712 #if defined(CONFIG_CPU_SH3)
713 /* Skip "chars" during break */
714 if (sci_port
->break_flag
) {
716 (status
& SCxSR_FER(port
))) {
721 /* Nonzero => end-of-break */
722 dev_dbg(port
->dev
, "debounce<%02x>\n", c
);
723 sci_port
->break_flag
= 0;
730 #endif /* CONFIG_CPU_SH3 */
731 if (uart_handle_sysrq_char(port
, c
)) {
736 /* Store data and status */
737 if (status
& SCxSR_FER(port
)) {
739 port
->icount
.frame
++;
740 dev_notice(port
->dev
, "frame error\n");
741 } else if (status
& SCxSR_PER(port
)) {
743 port
->icount
.parity
++;
744 dev_notice(port
->dev
, "parity error\n");
748 tty_insert_flip_char(tport
, c
, flag
);
752 serial_port_in(port
, SCxSR
); /* dummy read */
753 serial_port_out(port
, SCxSR
, SCxSR_RDxF_CLEAR(port
));
756 port
->icount
.rx
+= count
;
760 /* Tell the rest of the system the news. New characters! */
761 tty_flip_buffer_push(tport
);
763 serial_port_in(port
, SCxSR
); /* dummy read */
764 serial_port_out(port
, SCxSR
, SCxSR_RDxF_CLEAR(port
));
768 #define SCI_BREAK_JIFFIES (HZ/20)
771 * The sci generates interrupts during the break,
772 * 1 per millisecond or so during the break period, for 9600 baud.
773 * So dont bother disabling interrupts.
774 * But dont want more than 1 break event.
775 * Use a kernel timer to periodically poll the rx line until
776 * the break is finished.
778 static inline void sci_schedule_break_timer(struct sci_port
*port
)
780 mod_timer(&port
->break_timer
, jiffies
+ SCI_BREAK_JIFFIES
);
783 /* Ensure that two consecutive samples find the break over. */
784 static void sci_break_timer(unsigned long data
)
786 struct sci_port
*port
= (struct sci_port
*)data
;
788 if (sci_rxd_in(&port
->port
) == 0) {
789 port
->break_flag
= 1;
790 sci_schedule_break_timer(port
);
791 } else if (port
->break_flag
== 1) {
793 port
->break_flag
= 2;
794 sci_schedule_break_timer(port
);
796 port
->break_flag
= 0;
799 static int sci_handle_errors(struct uart_port
*port
)
802 unsigned short status
= serial_port_in(port
, SCxSR
);
803 struct tty_port
*tport
= &port
->state
->port
;
804 struct sci_port
*s
= to_sci_port(port
);
806 /* Handle overruns */
807 if (status
& s
->overrun_mask
) {
808 port
->icount
.overrun
++;
811 if (tty_insert_flip_char(tport
, 0, TTY_OVERRUN
))
814 dev_notice(port
->dev
, "overrun error\n");
817 if (status
& SCxSR_FER(port
)) {
818 if (sci_rxd_in(port
) == 0) {
819 /* Notify of BREAK */
820 struct sci_port
*sci_port
= to_sci_port(port
);
822 if (!sci_port
->break_flag
) {
825 sci_port
->break_flag
= 1;
826 sci_schedule_break_timer(sci_port
);
828 /* Do sysrq handling. */
829 if (uart_handle_break(port
))
832 dev_dbg(port
->dev
, "BREAK detected\n");
834 if (tty_insert_flip_char(tport
, 0, TTY_BREAK
))
840 port
->icount
.frame
++;
842 if (tty_insert_flip_char(tport
, 0, TTY_FRAME
))
845 dev_notice(port
->dev
, "frame error\n");
849 if (status
& SCxSR_PER(port
)) {
851 port
->icount
.parity
++;
853 if (tty_insert_flip_char(tport
, 0, TTY_PARITY
))
856 dev_notice(port
->dev
, "parity error\n");
860 tty_flip_buffer_push(tport
);
865 static int sci_handle_fifo_overrun(struct uart_port
*port
)
867 struct tty_port
*tport
= &port
->state
->port
;
868 struct sci_port
*s
= to_sci_port(port
);
869 struct plat_sci_reg
*reg
;
873 reg
= sci_getreg(port
, s
->overrun_reg
);
877 status
= serial_port_in(port
, s
->overrun_reg
);
878 if (status
& s
->overrun_mask
) {
879 status
&= ~s
->overrun_mask
;
880 serial_port_out(port
, s
->overrun_reg
, status
);
882 port
->icount
.overrun
++;
884 tty_insert_flip_char(tport
, 0, TTY_OVERRUN
);
885 tty_flip_buffer_push(tport
);
887 dev_dbg(port
->dev
, "overrun error\n");
894 static int sci_handle_breaks(struct uart_port
*port
)
897 unsigned short status
= serial_port_in(port
, SCxSR
);
898 struct tty_port
*tport
= &port
->state
->port
;
899 struct sci_port
*s
= to_sci_port(port
);
901 if (uart_handle_break(port
))
904 if (!s
->break_flag
&& status
& SCxSR_BRK(port
)) {
905 #if defined(CONFIG_CPU_SH3)
912 /* Notify of BREAK */
913 if (tty_insert_flip_char(tport
, 0, TTY_BREAK
))
916 dev_dbg(port
->dev
, "BREAK detected\n");
920 tty_flip_buffer_push(tport
);
922 copied
+= sci_handle_fifo_overrun(port
);
927 static irqreturn_t
sci_rx_interrupt(int irq
, void *ptr
)
929 #ifdef CONFIG_SERIAL_SH_SCI_DMA
930 struct uart_port
*port
= ptr
;
931 struct sci_port
*s
= to_sci_port(port
);
934 u16 scr
= serial_port_in(port
, SCSCR
);
935 u16 ssr
= serial_port_in(port
, SCxSR
);
937 /* Disable future Rx interrupts */
938 if (port
->type
== PORT_SCIFA
|| port
->type
== PORT_SCIFB
) {
939 disable_irq_nosync(irq
);
944 serial_port_out(port
, SCSCR
, scr
);
945 /* Clear current interrupt */
946 serial_port_out(port
, SCxSR
, ssr
& ~(1 | SCxSR_RDxF(port
)));
947 dev_dbg(port
->dev
, "Rx IRQ %lu: setup t-out in %u jiffies\n",
948 jiffies
, s
->rx_timeout
);
949 mod_timer(&s
->rx_timer
, jiffies
+ s
->rx_timeout
);
955 /* I think sci_receive_chars has to be called irrespective
956 * of whether the I_IXOFF is set, otherwise, how is the interrupt
959 sci_receive_chars(ptr
);
964 static irqreturn_t
sci_tx_interrupt(int irq
, void *ptr
)
966 struct uart_port
*port
= ptr
;
969 spin_lock_irqsave(&port
->lock
, flags
);
970 sci_transmit_chars(port
);
971 spin_unlock_irqrestore(&port
->lock
, flags
);
976 static irqreturn_t
sci_er_interrupt(int irq
, void *ptr
)
978 struct uart_port
*port
= ptr
;
981 if (port
->type
== PORT_SCI
) {
982 if (sci_handle_errors(port
)) {
983 /* discard character in rx buffer */
984 serial_port_in(port
, SCxSR
);
985 serial_port_out(port
, SCxSR
, SCxSR_RDxF_CLEAR(port
));
988 sci_handle_fifo_overrun(port
);
989 sci_rx_interrupt(irq
, ptr
);
992 serial_port_out(port
, SCxSR
, SCxSR_ERROR_CLEAR(port
));
994 /* Kick the transmission */
995 sci_tx_interrupt(irq
, ptr
);
1000 static irqreturn_t
sci_br_interrupt(int irq
, void *ptr
)
1002 struct uart_port
*port
= ptr
;
1005 sci_handle_breaks(port
);
1006 serial_port_out(port
, SCxSR
, SCxSR_BREAK_CLEAR(port
));
1011 static inline unsigned long port_rx_irq_mask(struct uart_port
*port
)
1014 * Not all ports (such as SCIFA) will support REIE. Rather than
1015 * special-casing the port type, we check the port initialization
1016 * IRQ enable mask to see whether the IRQ is desired at all. If
1017 * it's unset, it's logically inferred that there's no point in
1020 return SCSCR_RIE
| (to_sci_port(port
)->cfg
->scscr
& SCSCR_REIE
);
1023 static irqreturn_t
sci_mpxed_interrupt(int irq
, void *ptr
)
1025 unsigned short ssr_status
, scr_status
, err_enabled
, orer_status
= 0;
1026 struct uart_port
*port
= ptr
;
1027 struct sci_port
*s
= to_sci_port(port
);
1028 irqreturn_t ret
= IRQ_NONE
;
1030 ssr_status
= serial_port_in(port
, SCxSR
);
1031 scr_status
= serial_port_in(port
, SCSCR
);
1032 if (s
->overrun_reg
== SCxSR
)
1033 orer_status
= ssr_status
;
1035 if (sci_getreg(port
, s
->overrun_reg
)->size
)
1036 orer_status
= serial_port_in(port
, s
->overrun_reg
);
1039 err_enabled
= scr_status
& port_rx_irq_mask(port
);
1042 if ((ssr_status
& SCxSR_TDxE(port
)) && (scr_status
& SCSCR_TIE
) &&
1044 ret
= sci_tx_interrupt(irq
, ptr
);
1047 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
1050 if (((ssr_status
& SCxSR_RDxF(port
)) || s
->chan_rx
) &&
1051 (scr_status
& SCSCR_RIE
)) {
1052 if (port
->type
== PORT_SCIF
|| port
->type
== PORT_HSCIF
)
1053 sci_handle_fifo_overrun(port
);
1054 ret
= sci_rx_interrupt(irq
, ptr
);
1057 /* Error Interrupt */
1058 if ((ssr_status
& SCxSR_ERRORS(port
)) && err_enabled
)
1059 ret
= sci_er_interrupt(irq
, ptr
);
1061 /* Break Interrupt */
1062 if ((ssr_status
& SCxSR_BRK(port
)) && err_enabled
)
1063 ret
= sci_br_interrupt(irq
, ptr
);
1065 /* Overrun Interrupt */
1066 if (orer_status
& s
->overrun_mask
)
1067 sci_handle_fifo_overrun(port
);
1073 * Here we define a transition notifier so that we can update all of our
1074 * ports' baud rate when the peripheral clock changes.
1076 static int sci_notifier(struct notifier_block
*self
,
1077 unsigned long phase
, void *p
)
1079 struct sci_port
*sci_port
;
1080 unsigned long flags
;
1082 sci_port
= container_of(self
, struct sci_port
, freq_transition
);
1084 if (phase
== CPUFREQ_POSTCHANGE
) {
1085 struct uart_port
*port
= &sci_port
->port
;
1087 spin_lock_irqsave(&port
->lock
, flags
);
1088 port
->uartclk
= clk_get_rate(sci_port
->iclk
);
1089 spin_unlock_irqrestore(&port
->lock
, flags
);
1095 static struct sci_irq_desc
{
1097 irq_handler_t handler
;
1098 } sci_irq_desc
[] = {
1100 * Split out handlers, the default case.
1104 .handler
= sci_er_interrupt
,
1109 .handler
= sci_rx_interrupt
,
1114 .handler
= sci_tx_interrupt
,
1119 .handler
= sci_br_interrupt
,
1123 * Special muxed handler.
1127 .handler
= sci_mpxed_interrupt
,
1131 static int sci_request_irq(struct sci_port
*port
)
1133 struct uart_port
*up
= &port
->port
;
1136 for (i
= j
= 0; i
< SCIx_NR_IRQS
; i
++, j
++) {
1137 struct sci_irq_desc
*desc
;
1140 if (SCIx_IRQ_IS_MUXED(port
)) {
1144 irq
= port
->irqs
[i
];
1147 * Certain port types won't support all of the
1148 * available interrupt sources.
1150 if (unlikely(irq
< 0))
1154 desc
= sci_irq_desc
+ i
;
1155 port
->irqstr
[j
] = kasprintf(GFP_KERNEL
, "%s:%s",
1156 dev_name(up
->dev
), desc
->desc
);
1157 if (!port
->irqstr
[j
]) {
1158 dev_err(up
->dev
, "Failed to allocate %s IRQ string\n",
1163 ret
= request_irq(irq
, desc
->handler
, up
->irqflags
,
1164 port
->irqstr
[j
], port
);
1165 if (unlikely(ret
)) {
1166 dev_err(up
->dev
, "Can't allocate %s IRQ\n", desc
->desc
);
1175 free_irq(port
->irqs
[i
], port
);
1179 kfree(port
->irqstr
[j
]);
1184 static void sci_free_irq(struct sci_port
*port
)
1189 * Intentionally in reverse order so we iterate over the muxed
1192 for (i
= 0; i
< SCIx_NR_IRQS
; i
++) {
1193 int irq
= port
->irqs
[i
];
1196 * Certain port types won't support all of the available
1197 * interrupt sources.
1199 if (unlikely(irq
< 0))
1202 free_irq(port
->irqs
[i
], port
);
1203 kfree(port
->irqstr
[i
]);
1205 if (SCIx_IRQ_IS_MUXED(port
)) {
1206 /* If there's only one IRQ, we're done. */
1212 static unsigned int sci_tx_empty(struct uart_port
*port
)
1214 unsigned short status
= serial_port_in(port
, SCxSR
);
1215 unsigned short in_tx_fifo
= sci_txfill(port
);
1217 return (status
& SCxSR_TEND(port
)) && !in_tx_fifo
? TIOCSER_TEMT
: 0;
1221 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
1222 * CTS/RTS is supported in hardware by at least one port and controlled
1223 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
1224 * handled via the ->init_pins() op, which is a bit of a one-way street,
1225 * lacking any ability to defer pin control -- this will later be
1226 * converted over to the GPIO framework).
1228 * Other modes (such as loopback) are supported generically on certain
1229 * port types, but not others. For these it's sufficient to test for the
1230 * existence of the support register and simply ignore the port type.
1232 static void sci_set_mctrl(struct uart_port
*port
, unsigned int mctrl
)
1234 if (mctrl
& TIOCM_LOOP
) {
1235 struct plat_sci_reg
*reg
;
1238 * Standard loopback mode for SCFCR ports.
1240 reg
= sci_getreg(port
, SCFCR
);
1242 serial_port_out(port
, SCFCR
,
1243 serial_port_in(port
, SCFCR
) |
1248 static unsigned int sci_get_mctrl(struct uart_port
*port
)
1251 * CTS/RTS is handled in hardware when supported, while nothing
1252 * else is wired up. Keep it simple and simply assert DSR/CAR.
1254 return TIOCM_DSR
| TIOCM_CAR
;
1257 #ifdef CONFIG_SERIAL_SH_SCI_DMA
1258 static void sci_dma_tx_complete(void *arg
)
1260 struct sci_port
*s
= arg
;
1261 struct uart_port
*port
= &s
->port
;
1262 struct circ_buf
*xmit
= &port
->state
->xmit
;
1263 unsigned long flags
;
1265 dev_dbg(port
->dev
, "%s(%d)\n", __func__
, port
->line
);
1267 spin_lock_irqsave(&port
->lock
, flags
);
1269 xmit
->tail
+= sg_dma_len(&s
->sg_tx
);
1270 xmit
->tail
&= UART_XMIT_SIZE
- 1;
1272 port
->icount
.tx
+= sg_dma_len(&s
->sg_tx
);
1274 async_tx_ack(s
->desc_tx
);
1277 if (uart_circ_chars_pending(xmit
) < WAKEUP_CHARS
)
1278 uart_write_wakeup(port
);
1280 if (!uart_circ_empty(xmit
)) {
1282 schedule_work(&s
->work_tx
);
1284 s
->cookie_tx
= -EINVAL
;
1285 if (port
->type
== PORT_SCIFA
|| port
->type
== PORT_SCIFB
) {
1286 u16 ctrl
= serial_port_in(port
, SCSCR
);
1287 serial_port_out(port
, SCSCR
, ctrl
& ~SCSCR_TIE
);
1291 spin_unlock_irqrestore(&port
->lock
, flags
);
1294 /* Locking: called with port lock held */
1295 static int sci_dma_rx_push(struct sci_port
*s
, size_t count
)
1297 struct uart_port
*port
= &s
->port
;
1298 struct tty_port
*tport
= &port
->state
->port
;
1299 int i
, active
, room
;
1301 room
= tty_buffer_request_room(tport
, count
);
1303 if (s
->active_rx
== s
->cookie_rx
[0]) {
1305 } else if (s
->active_rx
== s
->cookie_rx
[1]) {
1308 dev_err(port
->dev
, "cookie %d not found!\n", s
->active_rx
);
1313 dev_warn(port
->dev
, "Rx overrun: dropping %zu bytes\n",
1318 for (i
= 0; i
< room
; i
++)
1319 tty_insert_flip_char(tport
, ((u8
*)sg_virt(&s
->sg_rx
[active
]))[i
],
1322 port
->icount
.rx
+= room
;
1327 static void sci_dma_rx_complete(void *arg
)
1329 struct sci_port
*s
= arg
;
1330 struct uart_port
*port
= &s
->port
;
1331 unsigned long flags
;
1334 dev_dbg(port
->dev
, "%s(%d) active #%d\n",
1335 __func__
, port
->line
, s
->active_rx
);
1337 spin_lock_irqsave(&port
->lock
, flags
);
1339 count
= sci_dma_rx_push(s
, s
->buf_len_rx
);
1341 mod_timer(&s
->rx_timer
, jiffies
+ s
->rx_timeout
);
1343 spin_unlock_irqrestore(&port
->lock
, flags
);
1346 tty_flip_buffer_push(&port
->state
->port
);
1348 schedule_work(&s
->work_rx
);
1351 static void sci_rx_dma_release(struct sci_port
*s
, bool enable_pio
)
1353 struct dma_chan
*chan
= s
->chan_rx
;
1354 struct uart_port
*port
= &s
->port
;
1357 s
->cookie_rx
[0] = s
->cookie_rx
[1] = -EINVAL
;
1358 dma_release_channel(chan
);
1359 if (sg_dma_address(&s
->sg_rx
[0]))
1360 dma_free_coherent(port
->dev
, s
->buf_len_rx
* 2,
1361 sg_virt(&s
->sg_rx
[0]), sg_dma_address(&s
->sg_rx
[0]));
1366 static void sci_tx_dma_release(struct sci_port
*s
, bool enable_pio
)
1368 struct dma_chan
*chan
= s
->chan_tx
;
1369 struct uart_port
*port
= &s
->port
;
1372 s
->cookie_tx
= -EINVAL
;
1373 dma_release_channel(chan
);
1378 static void sci_submit_rx(struct sci_port
*s
)
1380 struct dma_chan
*chan
= s
->chan_rx
;
1383 for (i
= 0; i
< 2; i
++) {
1384 struct scatterlist
*sg
= &s
->sg_rx
[i
];
1385 struct dma_async_tx_descriptor
*desc
;
1387 desc
= dmaengine_prep_slave_sg(chan
,
1388 sg
, 1, DMA_DEV_TO_MEM
, DMA_PREP_INTERRUPT
);
1391 s
->desc_rx
[i
] = desc
;
1392 desc
->callback
= sci_dma_rx_complete
;
1393 desc
->callback_param
= s
;
1394 s
->cookie_rx
[i
] = desc
->tx_submit(desc
);
1397 if (!desc
|| s
->cookie_rx
[i
] < 0) {
1399 async_tx_ack(s
->desc_rx
[0]);
1400 s
->cookie_rx
[0] = -EINVAL
;
1404 s
->cookie_rx
[i
] = -EINVAL
;
1406 dev_warn(s
->port
.dev
,
1407 "failed to re-start DMA, using PIO\n");
1408 sci_rx_dma_release(s
, true);
1411 dev_dbg(s
->port
.dev
, "%s(): cookie %d to #%d\n",
1412 __func__
, s
->cookie_rx
[i
], i
);
1415 s
->active_rx
= s
->cookie_rx
[0];
1417 dma_async_issue_pending(chan
);
1420 static void work_fn_rx(struct work_struct
*work
)
1422 struct sci_port
*s
= container_of(work
, struct sci_port
, work_rx
);
1423 struct uart_port
*port
= &s
->port
;
1424 struct dma_async_tx_descriptor
*desc
;
1427 if (s
->active_rx
== s
->cookie_rx
[0]) {
1429 } else if (s
->active_rx
== s
->cookie_rx
[1]) {
1432 dev_err(port
->dev
, "cookie %d not found!\n", s
->active_rx
);
1435 desc
= s
->desc_rx
[new];
1437 if (dma_async_is_tx_complete(s
->chan_rx
, s
->active_rx
, NULL
, NULL
) !=
1439 /* Handle incomplete DMA receive */
1440 struct dma_chan
*chan
= s
->chan_rx
;
1441 struct shdma_desc
*sh_desc
= container_of(desc
,
1442 struct shdma_desc
, async_tx
);
1443 unsigned long flags
;
1446 dmaengine_terminate_all(chan
);
1447 dev_dbg(port
->dev
, "Read %zu bytes with cookie %d\n",
1448 sh_desc
->partial
, sh_desc
->cookie
);
1450 spin_lock_irqsave(&port
->lock
, flags
);
1451 count
= sci_dma_rx_push(s
, sh_desc
->partial
);
1452 spin_unlock_irqrestore(&port
->lock
, flags
);
1455 tty_flip_buffer_push(&port
->state
->port
);
1462 s
->cookie_rx
[new] = desc
->tx_submit(desc
);
1463 if (s
->cookie_rx
[new] < 0) {
1464 dev_warn(port
->dev
, "Failed submitting Rx DMA descriptor\n");
1465 sci_rx_dma_release(s
, true);
1469 s
->active_rx
= s
->cookie_rx
[!new];
1471 dev_dbg(port
->dev
, "%s: cookie %d #%d, new active #%d\n",
1472 __func__
, s
->cookie_rx
[new], new, s
->active_rx
);
1475 static void work_fn_tx(struct work_struct
*work
)
1477 struct sci_port
*s
= container_of(work
, struct sci_port
, work_tx
);
1478 struct dma_async_tx_descriptor
*desc
;
1479 struct dma_chan
*chan
= s
->chan_tx
;
1480 struct uart_port
*port
= &s
->port
;
1481 struct circ_buf
*xmit
= &port
->state
->xmit
;
1482 struct scatterlist
*sg
= &s
->sg_tx
;
1486 * Port xmit buffer is already mapped, and it is one page... Just adjust
1487 * offsets and lengths. Since it is a circular buffer, we have to
1488 * transmit till the end, and then the rest. Take the port lock to get a
1489 * consistent xmit buffer state.
1491 spin_lock_irq(&port
->lock
);
1492 sg
->offset
= xmit
->tail
& (UART_XMIT_SIZE
- 1);
1493 sg_dma_address(sg
) = (sg_dma_address(sg
) & ~(UART_XMIT_SIZE
- 1)) +
1495 sg_dma_len(sg
) = min((int)CIRC_CNT(xmit
->head
, xmit
->tail
, UART_XMIT_SIZE
),
1496 CIRC_CNT_TO_END(xmit
->head
, xmit
->tail
, UART_XMIT_SIZE
));
1497 spin_unlock_irq(&port
->lock
);
1499 BUG_ON(!sg_dma_len(sg
));
1501 desc
= dmaengine_prep_slave_sg(chan
,
1502 sg
, s
->sg_len_tx
, DMA_MEM_TO_DEV
,
1503 DMA_PREP_INTERRUPT
| DMA_CTRL_ACK
);
1506 sci_tx_dma_release(s
, true);
1510 dma_sync_sg_for_device(port
->dev
, sg
, 1, DMA_TO_DEVICE
);
1512 spin_lock_irq(&port
->lock
);
1514 desc
->callback
= sci_dma_tx_complete
;
1515 desc
->callback_param
= s
;
1516 spin_unlock_irq(&port
->lock
);
1517 s
->cookie_tx
= desc
->tx_submit(desc
);
1518 if (s
->cookie_tx
< 0) {
1519 dev_warn(port
->dev
, "Failed submitting Tx DMA descriptor\n");
1521 sci_tx_dma_release(s
, true);
1525 dev_dbg(port
->dev
, "%s: %p: %d...%d, cookie %d\n",
1526 __func__
, xmit
->buf
, xmit
->tail
, xmit
->head
, s
->cookie_tx
);
1528 dma_async_issue_pending(chan
);
1532 static void sci_start_tx(struct uart_port
*port
)
1534 struct sci_port
*s
= to_sci_port(port
);
1535 unsigned short ctrl
;
1537 #ifdef CONFIG_SERIAL_SH_SCI_DMA
1538 if (port
->type
== PORT_SCIFA
|| port
->type
== PORT_SCIFB
) {
1539 u16
new, scr
= serial_port_in(port
, SCSCR
);
1541 new = scr
| SCSCR_TDRQE
;
1543 new = scr
& ~SCSCR_TDRQE
;
1545 serial_port_out(port
, SCSCR
, new);
1548 if (s
->chan_tx
&& !uart_circ_empty(&s
->port
.state
->xmit
) &&
1551 schedule_work(&s
->work_tx
);
1555 if (!s
->chan_tx
|| port
->type
== PORT_SCIFA
|| port
->type
== PORT_SCIFB
) {
1556 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
1557 ctrl
= serial_port_in(port
, SCSCR
);
1558 serial_port_out(port
, SCSCR
, ctrl
| SCSCR_TIE
);
1562 static void sci_stop_tx(struct uart_port
*port
)
1564 unsigned short ctrl
;
1566 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
1567 ctrl
= serial_port_in(port
, SCSCR
);
1569 if (port
->type
== PORT_SCIFA
|| port
->type
== PORT_SCIFB
)
1570 ctrl
&= ~SCSCR_TDRQE
;
1574 serial_port_out(port
, SCSCR
, ctrl
);
1577 static void sci_start_rx(struct uart_port
*port
)
1579 unsigned short ctrl
;
1581 ctrl
= serial_port_in(port
, SCSCR
) | port_rx_irq_mask(port
);
1583 if (port
->type
== PORT_SCIFA
|| port
->type
== PORT_SCIFB
)
1584 ctrl
&= ~SCSCR_RDRQE
;
1586 serial_port_out(port
, SCSCR
, ctrl
);
1589 static void sci_stop_rx(struct uart_port
*port
)
1591 unsigned short ctrl
;
1593 ctrl
= serial_port_in(port
, SCSCR
);
1595 if (port
->type
== PORT_SCIFA
|| port
->type
== PORT_SCIFB
)
1596 ctrl
&= ~SCSCR_RDRQE
;
1598 ctrl
&= ~port_rx_irq_mask(port
);
1600 serial_port_out(port
, SCSCR
, ctrl
);
1603 static void sci_break_ctl(struct uart_port
*port
, int break_state
)
1605 struct sci_port
*s
= to_sci_port(port
);
1606 struct plat_sci_reg
*reg
= sci_regmap
[s
->cfg
->regtype
] + SCSPTR
;
1607 unsigned short scscr
, scsptr
;
1609 /* check wheter the port has SCSPTR */
1612 * Not supported by hardware. Most parts couple break and rx
1613 * interrupts together, with break detection always enabled.
1618 scsptr
= serial_port_in(port
, SCSPTR
);
1619 scscr
= serial_port_in(port
, SCSCR
);
1621 if (break_state
== -1) {
1622 scsptr
= (scsptr
| SCSPTR_SPB2IO
) & ~SCSPTR_SPB2DT
;
1625 scsptr
= (scsptr
| SCSPTR_SPB2DT
) & ~SCSPTR_SPB2IO
;
1629 serial_port_out(port
, SCSPTR
, scsptr
);
1630 serial_port_out(port
, SCSCR
, scscr
);
1633 #ifdef CONFIG_SERIAL_SH_SCI_DMA
1634 static bool filter(struct dma_chan
*chan
, void *slave
)
1636 struct sh_dmae_slave
*param
= slave
;
1638 dev_dbg(chan
->device
->dev
, "%s: slave ID %d\n",
1639 __func__
, param
->shdma_slave
.slave_id
);
1641 chan
->private = ¶m
->shdma_slave
;
1645 static void rx_timer_fn(unsigned long arg
)
1647 struct sci_port
*s
= (struct sci_port
*)arg
;
1648 struct uart_port
*port
= &s
->port
;
1649 u16 scr
= serial_port_in(port
, SCSCR
);
1651 if (port
->type
== PORT_SCIFA
|| port
->type
== PORT_SCIFB
) {
1652 scr
&= ~SCSCR_RDRQE
;
1653 enable_irq(s
->irqs
[SCIx_RXI_IRQ
]);
1655 serial_port_out(port
, SCSCR
, scr
| SCSCR_RIE
);
1656 dev_dbg(port
->dev
, "DMA Rx timed out\n");
1657 schedule_work(&s
->work_rx
);
1660 static void sci_request_dma(struct uart_port
*port
)
1662 struct sci_port
*s
= to_sci_port(port
);
1663 struct sh_dmae_slave
*param
;
1664 struct dma_chan
*chan
;
1665 dma_cap_mask_t mask
;
1668 dev_dbg(port
->dev
, "%s: port %d\n", __func__
, port
->line
);
1670 if (s
->cfg
->dma_slave_tx
<= 0 || s
->cfg
->dma_slave_rx
<= 0)
1674 dma_cap_set(DMA_SLAVE
, mask
);
1676 param
= &s
->param_tx
;
1678 /* Slave ID, e.g., SHDMA_SLAVE_SCIF0_TX */
1679 param
->shdma_slave
.slave_id
= s
->cfg
->dma_slave_tx
;
1681 s
->cookie_tx
= -EINVAL
;
1682 chan
= dma_request_channel(mask
, filter
, param
);
1683 dev_dbg(port
->dev
, "%s: TX: got channel %p\n", __func__
, chan
);
1686 sg_init_table(&s
->sg_tx
, 1);
1687 /* UART circular tx buffer is an aligned page. */
1688 BUG_ON((uintptr_t)port
->state
->xmit
.buf
& ~PAGE_MASK
);
1689 sg_set_page(&s
->sg_tx
, virt_to_page(port
->state
->xmit
.buf
),
1691 (uintptr_t)port
->state
->xmit
.buf
& ~PAGE_MASK
);
1692 nent
= dma_map_sg(port
->dev
, &s
->sg_tx
, 1, DMA_TO_DEVICE
);
1694 sci_tx_dma_release(s
, false);
1696 dev_dbg(port
->dev
, "%s: mapped %d@%p to %pad\n",
1698 sg_dma_len(&s
->sg_tx
), port
->state
->xmit
.buf
,
1699 &sg_dma_address(&s
->sg_tx
));
1701 s
->sg_len_tx
= nent
;
1703 INIT_WORK(&s
->work_tx
, work_fn_tx
);
1706 param
= &s
->param_rx
;
1708 /* Slave ID, e.g., SHDMA_SLAVE_SCIF0_RX */
1709 param
->shdma_slave
.slave_id
= s
->cfg
->dma_slave_rx
;
1711 chan
= dma_request_channel(mask
, filter
, param
);
1712 dev_dbg(port
->dev
, "%s: RX: got channel %p\n", __func__
, chan
);
1720 s
->buf_len_rx
= 2 * max(16, (int)port
->fifosize
);
1721 buf
[0] = dma_alloc_coherent(port
->dev
, s
->buf_len_rx
* 2,
1722 &dma
[0], GFP_KERNEL
);
1726 "failed to allocate dma buffer, using PIO\n");
1727 sci_rx_dma_release(s
, true);
1731 buf
[1] = buf
[0] + s
->buf_len_rx
;
1732 dma
[1] = dma
[0] + s
->buf_len_rx
;
1734 for (i
= 0; i
< 2; i
++) {
1735 struct scatterlist
*sg
= &s
->sg_rx
[i
];
1737 sg_init_table(sg
, 1);
1738 sg_set_page(sg
, virt_to_page(buf
[i
]), s
->buf_len_rx
,
1739 (uintptr_t)buf
[i
] & ~PAGE_MASK
);
1740 sg_dma_address(sg
) = dma
[i
];
1743 INIT_WORK(&s
->work_rx
, work_fn_rx
);
1744 setup_timer(&s
->rx_timer
, rx_timer_fn
, (unsigned long)s
);
1750 static void sci_free_dma(struct uart_port
*port
)
1752 struct sci_port
*s
= to_sci_port(port
);
1755 sci_tx_dma_release(s
, false);
1757 sci_rx_dma_release(s
, false);
1760 static inline void sci_request_dma(struct uart_port
*port
)
1764 static inline void sci_free_dma(struct uart_port
*port
)
1769 static int sci_startup(struct uart_port
*port
)
1771 struct sci_port
*s
= to_sci_port(port
);
1772 unsigned long flags
;
1775 dev_dbg(port
->dev
, "%s(%d)\n", __func__
, port
->line
);
1777 ret
= sci_request_irq(s
);
1778 if (unlikely(ret
< 0))
1781 sci_request_dma(port
);
1783 spin_lock_irqsave(&port
->lock
, flags
);
1786 spin_unlock_irqrestore(&port
->lock
, flags
);
1791 static void sci_shutdown(struct uart_port
*port
)
1793 struct sci_port
*s
= to_sci_port(port
);
1794 unsigned long flags
;
1796 dev_dbg(port
->dev
, "%s(%d)\n", __func__
, port
->line
);
1798 spin_lock_irqsave(&port
->lock
, flags
);
1801 spin_unlock_irqrestore(&port
->lock
, flags
);
1807 static unsigned int sci_scbrr_calc(struct sci_port
*s
, unsigned int bps
,
1810 if (s
->sampling_rate
)
1811 return DIV_ROUND_CLOSEST(freq
, s
->sampling_rate
* bps
) - 1;
1813 /* Warn, but use a safe default */
1816 return ((freq
+ 16 * bps
) / (32 * bps
) - 1);
1819 /* calculate frame length from SMR */
1820 static int sci_baud_calc_frame_len(unsigned int smr_val
)
1824 if (smr_val
& SCSMR_CHR
)
1826 if (smr_val
& SCSMR_PE
)
1828 if (smr_val
& SCSMR_STOP
)
1835 /* calculate sample rate, BRR, and clock select for HSCIF */
1836 static void sci_baud_calc_hscif(unsigned int bps
, unsigned long freq
,
1837 int *brr
, unsigned int *srr
,
1838 unsigned int *cks
, int frame_len
)
1840 int sr
, c
, br
, err
, recv_margin
;
1841 int min_err
= 1000; /* 100% */
1842 int recv_max_margin
= 0;
1844 /* Find the combination of sample rate and clock select with the
1845 smallest deviation from the desired baud rate. */
1846 for (sr
= 8; sr
<= 32; sr
++) {
1847 for (c
= 0; c
<= 3; c
++) {
1848 /* integerized formulas from HSCIF documentation */
1849 br
= DIV_ROUND_CLOSEST(freq
, (sr
*
1850 (1 << (2 * c
+ 1)) * bps
)) - 1;
1851 br
= clamp(br
, 0, 255);
1852 err
= DIV_ROUND_CLOSEST(freq
, ((br
+ 1) * bps
* sr
*
1853 (1 << (2 * c
+ 1)) / 1000)) -
1856 * M: Receive margin (%)
1857 * N: Ratio of bit rate to clock (N = sampling rate)
1858 * D: Clock duty (D = 0 to 1.0)
1859 * L: Frame length (L = 9 to 12)
1860 * F: Absolute value of clock frequency deviation
1862 * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
1863 * (|D - 0.5| / N * (1 + F))|
1864 * NOTE: Usually, treat D for 0.5, F is 0 by this
1867 recv_margin
= abs((500 -
1868 DIV_ROUND_CLOSEST(1000, sr
<< 1)) / 10);
1869 if (abs(min_err
) > abs(err
)) {
1871 recv_max_margin
= recv_margin
;
1872 } else if ((min_err
== err
) &&
1873 (recv_margin
> recv_max_margin
))
1874 recv_max_margin
= recv_margin
;
1884 if (min_err
== 1000) {
1893 static void sci_reset(struct uart_port
*port
)
1895 struct plat_sci_reg
*reg
;
1896 unsigned int status
;
1899 status
= serial_port_in(port
, SCxSR
);
1900 } while (!(status
& SCxSR_TEND(port
)));
1902 serial_port_out(port
, SCSCR
, 0x00); /* TE=0, RE=0, CKE1=0 */
1904 reg
= sci_getreg(port
, SCFCR
);
1906 serial_port_out(port
, SCFCR
, SCFCR_RFRST
| SCFCR_TFRST
);
1909 static void sci_set_termios(struct uart_port
*port
, struct ktermios
*termios
,
1910 struct ktermios
*old
)
1912 struct sci_port
*s
= to_sci_port(port
);
1913 struct plat_sci_reg
*reg
;
1914 unsigned int baud
, smr_val
= 0, max_baud
, cks
= 0;
1916 unsigned int srr
= 15;
1918 if ((termios
->c_cflag
& CSIZE
) == CS7
)
1919 smr_val
|= SCSMR_CHR
;
1920 if (termios
->c_cflag
& PARENB
)
1921 smr_val
|= SCSMR_PE
;
1922 if (termios
->c_cflag
& PARODD
)
1923 smr_val
|= SCSMR_PE
| SCSMR_ODD
;
1924 if (termios
->c_cflag
& CSTOPB
)
1925 smr_val
|= SCSMR_STOP
;
1928 * earlyprintk comes here early on with port->uartclk set to zero.
1929 * the clock framework is not up and running at this point so here
1930 * we assume that 115200 is the maximum baud rate. please note that
1931 * the baud rate is not programmed during earlyprintk - it is assumed
1932 * that the previous boot loader has enabled required clocks and
1933 * setup the baud rate generator hardware for us already.
1935 max_baud
= port
->uartclk
? port
->uartclk
/ 16 : 115200;
1937 baud
= uart_get_baud_rate(port
, termios
, old
, 0, max_baud
);
1938 if (likely(baud
&& port
->uartclk
)) {
1939 if (s
->cfg
->type
== PORT_HSCIF
) {
1940 int frame_len
= sci_baud_calc_frame_len(smr_val
);
1941 sci_baud_calc_hscif(baud
, port
->uartclk
, &t
, &srr
,
1944 t
= sci_scbrr_calc(s
, baud
, port
->uartclk
);
1945 for (cks
= 0; t
>= 256 && cks
<= 3; cks
++)
1954 smr_val
|= serial_port_in(port
, SCSMR
) & 3;
1956 uart_update_timeout(port
, termios
->c_cflag
, baud
);
1958 dev_dbg(port
->dev
, "%s: SMR %x, cks %x, t %x, SCSCR %x\n",
1959 __func__
, smr_val
, cks
, t
, s
->cfg
->scscr
);
1962 serial_port_out(port
, SCSMR
, (smr_val
& ~SCSMR_CKS
) | cks
);
1963 serial_port_out(port
, SCBRR
, t
);
1964 reg
= sci_getreg(port
, HSSRR
);
1966 serial_port_out(port
, HSSRR
, srr
| HSCIF_SRE
);
1967 udelay((1000000+(baud
-1)) / baud
); /* Wait one bit interval */
1969 serial_port_out(port
, SCSMR
, smr_val
);
1971 sci_init_pins(port
, termios
->c_cflag
);
1973 reg
= sci_getreg(port
, SCFCR
);
1975 unsigned short ctrl
= serial_port_in(port
, SCFCR
);
1977 if (s
->cfg
->capabilities
& SCIx_HAVE_RTSCTS
) {
1978 if (termios
->c_cflag
& CRTSCTS
)
1985 * As we've done a sci_reset() above, ensure we don't
1986 * interfere with the FIFOs while toggling MCE. As the
1987 * reset values could still be set, simply mask them out.
1989 ctrl
&= ~(SCFCR_RFRST
| SCFCR_TFRST
);
1991 serial_port_out(port
, SCFCR
, ctrl
);
1994 serial_port_out(port
, SCSCR
, s
->cfg
->scscr
);
1996 #ifdef CONFIG_SERIAL_SH_SCI_DMA
1998 * Calculate delay for 2 DMA buffers (4 FIFO).
1999 * See drivers/serial/serial_core.c::uart_update_timeout(). With 10
2000 * bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above function
2001 * calculates 1 jiffie for the data plus 5 jiffies for the "slop(e)."
2002 * Then below we calculate 5 jiffies (20ms) for 2 DMA buffers (4 FIFO
2003 * sizes), but when performing a faster transfer, value obtained by
2004 * this formula is may not enough. Therefore, if value is smaller than
2005 * 20msec, this sets 20msec as timeout of DMA.
2010 /* byte size and parity */
2011 switch (termios
->c_cflag
& CSIZE
) {
2026 if (termios
->c_cflag
& CSTOPB
)
2028 if (termios
->c_cflag
& PARENB
)
2030 s
->rx_timeout
= DIV_ROUND_UP((s
->buf_len_rx
* 2 * bits
* HZ
) /
2032 dev_dbg(port
->dev
, "DMA Rx t-out %ums, tty t-out %u jiffies\n",
2033 s
->rx_timeout
* 1000 / HZ
, port
->timeout
);
2034 if (s
->rx_timeout
< msecs_to_jiffies(20))
2035 s
->rx_timeout
= msecs_to_jiffies(20);
2039 if ((termios
->c_cflag
& CREAD
) != 0)
2042 sci_port_disable(s
);
2045 static void sci_pm(struct uart_port
*port
, unsigned int state
,
2046 unsigned int oldstate
)
2048 struct sci_port
*sci_port
= to_sci_port(port
);
2051 case UART_PM_STATE_OFF
:
2052 sci_port_disable(sci_port
);
2055 sci_port_enable(sci_port
);
2060 static const char *sci_type(struct uart_port
*port
)
2062 switch (port
->type
) {
2080 static int sci_remap_port(struct uart_port
*port
)
2082 struct sci_port
*sport
= to_sci_port(port
);
2085 * Nothing to do if there's already an established membase.
2090 if (port
->flags
& UPF_IOREMAP
) {
2091 port
->membase
= ioremap_nocache(port
->mapbase
, sport
->reg_size
);
2092 if (unlikely(!port
->membase
)) {
2093 dev_err(port
->dev
, "can't remap port#%d\n", port
->line
);
2098 * For the simple (and majority of) cases where we don't
2099 * need to do any remapping, just cast the cookie
2102 port
->membase
= (void __iomem
*)(uintptr_t)port
->mapbase
;
2108 static void sci_release_port(struct uart_port
*port
)
2110 struct sci_port
*sport
= to_sci_port(port
);
2112 if (port
->flags
& UPF_IOREMAP
) {
2113 iounmap(port
->membase
);
2114 port
->membase
= NULL
;
2117 release_mem_region(port
->mapbase
, sport
->reg_size
);
2120 static int sci_request_port(struct uart_port
*port
)
2122 struct resource
*res
;
2123 struct sci_port
*sport
= to_sci_port(port
);
2126 res
= request_mem_region(port
->mapbase
, sport
->reg_size
,
2127 dev_name(port
->dev
));
2128 if (unlikely(res
== NULL
)) {
2129 dev_err(port
->dev
, "request_mem_region failed.");
2133 ret
= sci_remap_port(port
);
2134 if (unlikely(ret
!= 0)) {
2135 release_resource(res
);
2142 static void sci_config_port(struct uart_port
*port
, int flags
)
2144 if (flags
& UART_CONFIG_TYPE
) {
2145 struct sci_port
*sport
= to_sci_port(port
);
2147 port
->type
= sport
->cfg
->type
;
2148 sci_request_port(port
);
2152 static int sci_verify_port(struct uart_port
*port
, struct serial_struct
*ser
)
2154 if (ser
->baud_base
< 2400)
2155 /* No paper tape reader for Mitch.. */
2161 static struct uart_ops sci_uart_ops
= {
2162 .tx_empty
= sci_tx_empty
,
2163 .set_mctrl
= sci_set_mctrl
,
2164 .get_mctrl
= sci_get_mctrl
,
2165 .start_tx
= sci_start_tx
,
2166 .stop_tx
= sci_stop_tx
,
2167 .stop_rx
= sci_stop_rx
,
2168 .break_ctl
= sci_break_ctl
,
2169 .startup
= sci_startup
,
2170 .shutdown
= sci_shutdown
,
2171 .set_termios
= sci_set_termios
,
2174 .release_port
= sci_release_port
,
2175 .request_port
= sci_request_port
,
2176 .config_port
= sci_config_port
,
2177 .verify_port
= sci_verify_port
,
2178 #ifdef CONFIG_CONSOLE_POLL
2179 .poll_get_char
= sci_poll_get_char
,
2180 .poll_put_char
= sci_poll_put_char
,
2184 static int sci_init_single(struct platform_device
*dev
,
2185 struct sci_port
*sci_port
, unsigned int index
,
2186 struct plat_sci_port
*p
, bool early
)
2188 struct uart_port
*port
= &sci_port
->port
;
2189 const struct resource
*res
;
2190 unsigned int sampling_rate
;
2196 port
->ops
= &sci_uart_ops
;
2197 port
->iotype
= UPIO_MEM
;
2200 res
= platform_get_resource(dev
, IORESOURCE_MEM
, 0);
2204 port
->mapbase
= res
->start
;
2205 sci_port
->reg_size
= resource_size(res
);
2207 for (i
= 0; i
< ARRAY_SIZE(sci_port
->irqs
); ++i
)
2208 sci_port
->irqs
[i
] = platform_get_irq(dev
, i
);
2210 /* The SCI generates several interrupts. They can be muxed together or
2211 * connected to different interrupt lines. In the muxed case only one
2212 * interrupt resource is specified. In the non-muxed case three or four
2213 * interrupt resources are specified, as the BRI interrupt is optional.
2215 if (sci_port
->irqs
[0] < 0)
2218 if (sci_port
->irqs
[1] < 0) {
2219 sci_port
->irqs
[1] = sci_port
->irqs
[0];
2220 sci_port
->irqs
[2] = sci_port
->irqs
[0];
2221 sci_port
->irqs
[3] = sci_port
->irqs
[0];
2224 if (p
->regtype
== SCIx_PROBE_REGTYPE
) {
2225 ret
= sci_probe_regmap(p
);
2232 port
->fifosize
= 256;
2233 sci_port
->overrun_reg
= SCxSR
;
2234 sci_port
->overrun_mask
= SCIFA_ORER
;
2238 port
->fifosize
= 128;
2240 sci_port
->overrun_reg
= SCLSR
;
2241 sci_port
->overrun_mask
= SCLSR_ORER
;
2244 port
->fifosize
= 64;
2245 sci_port
->overrun_reg
= SCxSR
;
2246 sci_port
->overrun_mask
= SCIFA_ORER
;
2250 port
->fifosize
= 16;
2251 if (p
->regtype
== SCIx_SH7705_SCIF_REGTYPE
) {
2252 sci_port
->overrun_reg
= SCxSR
;
2253 sci_port
->overrun_mask
= SCIFA_ORER
;
2256 sci_port
->overrun_reg
= SCLSR
;
2257 sci_port
->overrun_mask
= SCLSR_ORER
;
2263 sci_port
->overrun_reg
= SCxSR
;
2264 sci_port
->overrun_mask
= SCI_ORER
;
2269 /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
2270 * match the SoC datasheet, this should be investigated. Let platform
2271 * data override the sampling rate for now.
2273 sci_port
->sampling_rate
= p
->sampling_rate
? p
->sampling_rate
2277 sci_port
->iclk
= clk_get(&dev
->dev
, "sci_ick");
2278 if (IS_ERR(sci_port
->iclk
)) {
2279 sci_port
->iclk
= clk_get(&dev
->dev
, "peripheral_clk");
2280 if (IS_ERR(sci_port
->iclk
)) {
2281 dev_err(&dev
->dev
, "can't get iclk\n");
2282 return PTR_ERR(sci_port
->iclk
);
2287 * The function clock is optional, ignore it if we can't
2290 sci_port
->fclk
= clk_get(&dev
->dev
, "sci_fck");
2291 if (IS_ERR(sci_port
->fclk
))
2292 sci_port
->fclk
= NULL
;
2294 port
->dev
= &dev
->dev
;
2296 pm_runtime_enable(&dev
->dev
);
2299 sci_port
->break_timer
.data
= (unsigned long)sci_port
;
2300 sci_port
->break_timer
.function
= sci_break_timer
;
2301 init_timer(&sci_port
->break_timer
);
2304 * Establish some sensible defaults for the error detection.
2306 sci_port
->error_mask
= (p
->type
== PORT_SCI
) ?
2307 SCI_DEFAULT_ERROR_MASK
: SCIF_DEFAULT_ERROR_MASK
;
2310 * Make the error mask inclusive of overrun detection, if
2313 if (sci_port
->overrun_reg
== SCxSR
)
2314 sci_port
->error_mask
|= sci_port
->overrun_mask
;
2316 port
->type
= p
->type
;
2317 port
->flags
= UPF_FIXED_PORT
| p
->flags
;
2318 port
->regshift
= p
->regshift
;
2321 * The UART port needs an IRQ value, so we peg this to the RX IRQ
2322 * for the multi-IRQ ports, which is where we are primarily
2323 * concerned with the shutdown path synchronization.
2325 * For the muxed case there's nothing more to do.
2327 port
->irq
= sci_port
->irqs
[SCIx_RXI_IRQ
];
2330 port
->serial_in
= sci_serial_in
;
2331 port
->serial_out
= sci_serial_out
;
2333 if (p
->dma_slave_tx
> 0 && p
->dma_slave_rx
> 0)
2334 dev_dbg(port
->dev
, "DMA tx %d, rx %d\n",
2335 p
->dma_slave_tx
, p
->dma_slave_rx
);
2340 static void sci_cleanup_single(struct sci_port
*port
)
2342 clk_put(port
->iclk
);
2343 clk_put(port
->fclk
);
2345 pm_runtime_disable(port
->port
.dev
);
2348 #ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
2349 static void serial_console_putchar(struct uart_port
*port
, int ch
)
2351 sci_poll_put_char(port
, ch
);
2355 * Print a string to the serial port trying not to disturb
2356 * any possible real use of the port...
2358 static void serial_console_write(struct console
*co
, const char *s
,
2361 struct sci_port
*sci_port
= &sci_ports
[co
->index
];
2362 struct uart_port
*port
= &sci_port
->port
;
2363 unsigned short bits
, ctrl
;
2364 unsigned long flags
;
2367 local_irq_save(flags
);
2370 else if (oops_in_progress
)
2371 locked
= spin_trylock(&port
->lock
);
2373 spin_lock(&port
->lock
);
2375 /* first save the SCSCR then disable the interrupts */
2376 ctrl
= serial_port_in(port
, SCSCR
);
2377 serial_port_out(port
, SCSCR
, sci_port
->cfg
->scscr
);
2379 uart_console_write(port
, s
, count
, serial_console_putchar
);
2381 /* wait until fifo is empty and last bit has been transmitted */
2382 bits
= SCxSR_TDxE(port
) | SCxSR_TEND(port
);
2383 while ((serial_port_in(port
, SCxSR
) & bits
) != bits
)
2386 /* restore the SCSCR */
2387 serial_port_out(port
, SCSCR
, ctrl
);
2390 spin_unlock(&port
->lock
);
2391 local_irq_restore(flags
);
2394 static int serial_console_setup(struct console
*co
, char *options
)
2396 struct sci_port
*sci_port
;
2397 struct uart_port
*port
;
2405 * Refuse to handle any bogus ports.
2407 if (co
->index
< 0 || co
->index
>= SCI_NPORTS
)
2410 sci_port
= &sci_ports
[co
->index
];
2411 port
= &sci_port
->port
;
2414 * Refuse to handle uninitialized ports.
2419 ret
= sci_remap_port(port
);
2420 if (unlikely(ret
!= 0))
2424 uart_parse_options(options
, &baud
, &parity
, &bits
, &flow
);
2426 return uart_set_options(port
, co
, baud
, parity
, bits
, flow
);
2429 static struct console serial_console
= {
2431 .device
= uart_console_device
,
2432 .write
= serial_console_write
,
2433 .setup
= serial_console_setup
,
2434 .flags
= CON_PRINTBUFFER
,
2436 .data
= &sci_uart_driver
,
2439 static struct console early_serial_console
= {
2440 .name
= "early_ttySC",
2441 .write
= serial_console_write
,
2442 .flags
= CON_PRINTBUFFER
,
2446 static char early_serial_buf
[32];
2448 static int sci_probe_earlyprintk(struct platform_device
*pdev
)
2450 struct plat_sci_port
*cfg
= dev_get_platdata(&pdev
->dev
);
2452 if (early_serial_console
.data
)
2455 early_serial_console
.index
= pdev
->id
;
2457 sci_init_single(pdev
, &sci_ports
[pdev
->id
], pdev
->id
, cfg
, true);
2459 serial_console_setup(&early_serial_console
, early_serial_buf
);
2461 if (!strstr(early_serial_buf
, "keep"))
2462 early_serial_console
.flags
|= CON_BOOT
;
2464 register_console(&early_serial_console
);
2468 #define SCI_CONSOLE (&serial_console)
2471 static inline int sci_probe_earlyprintk(struct platform_device
*pdev
)
2476 #define SCI_CONSOLE NULL
2478 #endif /* CONFIG_SERIAL_SH_SCI_CONSOLE */
2480 static const char banner
[] __initconst
= "SuperH (H)SCI(F) driver initialized";
2482 static struct uart_driver sci_uart_driver
= {
2483 .owner
= THIS_MODULE
,
2484 .driver_name
= "sci",
2485 .dev_name
= "ttySC",
2487 .minor
= SCI_MINOR_START
,
2489 .cons
= SCI_CONSOLE
,
2492 static int sci_remove(struct platform_device
*dev
)
2494 struct sci_port
*port
= platform_get_drvdata(dev
);
2496 cpufreq_unregister_notifier(&port
->freq_transition
,
2497 CPUFREQ_TRANSITION_NOTIFIER
);
2499 uart_remove_one_port(&sci_uart_driver
, &port
->port
);
2501 sci_cleanup_single(port
);
2506 struct sci_port_info
{
2508 unsigned int regtype
;
2511 static const struct of_device_id of_sci_match
[] = {
2513 .compatible
= "renesas,scif",
2514 .data
= &(const struct sci_port_info
) {
2516 .regtype
= SCIx_SH4_SCIF_REGTYPE
,
2519 .compatible
= "renesas,scifa",
2520 .data
= &(const struct sci_port_info
) {
2522 .regtype
= SCIx_SCIFA_REGTYPE
,
2525 .compatible
= "renesas,scifb",
2526 .data
= &(const struct sci_port_info
) {
2528 .regtype
= SCIx_SCIFB_REGTYPE
,
2531 .compatible
= "renesas,hscif",
2532 .data
= &(const struct sci_port_info
) {
2534 .regtype
= SCIx_HSCIF_REGTYPE
,
2537 .compatible
= "renesas,sci",
2538 .data
= &(const struct sci_port_info
) {
2540 .regtype
= SCIx_SCI_REGTYPE
,
2546 MODULE_DEVICE_TABLE(of
, of_sci_match
);
2548 static struct plat_sci_port
*
2549 sci_parse_dt(struct platform_device
*pdev
, unsigned int *dev_id
)
2551 struct device_node
*np
= pdev
->dev
.of_node
;
2552 const struct of_device_id
*match
;
2553 const struct sci_port_info
*info
;
2554 struct plat_sci_port
*p
;
2557 if (!IS_ENABLED(CONFIG_OF
) || !np
)
2560 match
= of_match_node(of_sci_match
, pdev
->dev
.of_node
);
2566 p
= devm_kzalloc(&pdev
->dev
, sizeof(struct plat_sci_port
), GFP_KERNEL
);
2568 dev_err(&pdev
->dev
, "failed to allocate DT config data\n");
2572 /* Get the line number for the aliases node. */
2573 id
= of_alias_get_id(np
, "serial");
2575 dev_err(&pdev
->dev
, "failed to get alias id (%d)\n", id
);
2581 p
->flags
= UPF_IOREMAP
| UPF_BOOT_AUTOCONF
;
2582 p
->type
= info
->type
;
2583 p
->regtype
= info
->regtype
;
2584 p
->scscr
= SCSCR_RE
| SCSCR_TE
;
2589 static int sci_probe_single(struct platform_device
*dev
,
2591 struct plat_sci_port
*p
,
2592 struct sci_port
*sciport
)
2597 if (unlikely(index
>= SCI_NPORTS
)) {
2598 dev_notice(&dev
->dev
, "Attempting to register port %d when only %d are available\n",
2599 index
+1, SCI_NPORTS
);
2600 dev_notice(&dev
->dev
, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
2604 ret
= sci_init_single(dev
, sciport
, index
, p
, false);
2608 ret
= uart_add_one_port(&sci_uart_driver
, &sciport
->port
);
2610 sci_cleanup_single(sciport
);
2617 static int sci_probe(struct platform_device
*dev
)
2619 struct plat_sci_port
*p
;
2620 struct sci_port
*sp
;
2621 unsigned int dev_id
;
2625 * If we've come here via earlyprintk initialization, head off to
2626 * the special early probe. We don't have sufficient device state
2627 * to make it beyond this yet.
2629 if (is_early_platform_device(dev
))
2630 return sci_probe_earlyprintk(dev
);
2632 if (dev
->dev
.of_node
) {
2633 p
= sci_parse_dt(dev
, &dev_id
);
2637 p
= dev
->dev
.platform_data
;
2639 dev_err(&dev
->dev
, "no platform data supplied\n");
2646 sp
= &sci_ports
[dev_id
];
2647 platform_set_drvdata(dev
, sp
);
2649 ret
= sci_probe_single(dev
, dev_id
, p
, sp
);
2653 sp
->freq_transition
.notifier_call
= sci_notifier
;
2655 ret
= cpufreq_register_notifier(&sp
->freq_transition
,
2656 CPUFREQ_TRANSITION_NOTIFIER
);
2657 if (unlikely(ret
< 0)) {
2658 uart_remove_one_port(&sci_uart_driver
, &sp
->port
);
2659 sci_cleanup_single(sp
);
2663 #ifdef CONFIG_SH_STANDARD_BIOS
2664 sh_bios_gdb_detach();
2670 static __maybe_unused
int sci_suspend(struct device
*dev
)
2672 struct sci_port
*sport
= dev_get_drvdata(dev
);
2675 uart_suspend_port(&sci_uart_driver
, &sport
->port
);
2680 static __maybe_unused
int sci_resume(struct device
*dev
)
2682 struct sci_port
*sport
= dev_get_drvdata(dev
);
2685 uart_resume_port(&sci_uart_driver
, &sport
->port
);
2690 static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops
, sci_suspend
, sci_resume
);
2692 static struct platform_driver sci_driver
= {
2694 .remove
= sci_remove
,
2697 .pm
= &sci_dev_pm_ops
,
2698 .of_match_table
= of_match_ptr(of_sci_match
),
2702 static int __init
sci_init(void)
2706 pr_info("%s\n", banner
);
2708 ret
= uart_register_driver(&sci_uart_driver
);
2709 if (likely(ret
== 0)) {
2710 ret
= platform_driver_register(&sci_driver
);
2712 uart_unregister_driver(&sci_uart_driver
);
2718 static void __exit
sci_exit(void)
2720 platform_driver_unregister(&sci_driver
);
2721 uart_unregister_driver(&sci_uart_driver
);
2724 #ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
2725 early_platform_init_buffer("earlyprintk", &sci_driver
,
2726 early_serial_buf
, ARRAY_SIZE(early_serial_buf
));
2728 module_init(sci_init
);
2729 module_exit(sci_exit
);
2731 MODULE_LICENSE("GPL");
2732 MODULE_ALIAS("platform:sh-sci");
2733 MODULE_AUTHOR("Paul Mundt");
2734 MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");