1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef _ASM_POWERPC_PGTABLE_RADIX_H
3 #define _ASM_POWERPC_PGTABLE_RADIX_H
6 #include <asm/cmpxchg.h>
9 #ifdef CONFIG_PPC_64K_PAGES
10 #include <asm/book3s/64/radix-64k.h>
12 #include <asm/book3s/64/radix-4k.h>
16 * For P9 DD1 only, we need to track whether the pte's huge.
18 #define R_PAGE_LARGE _RPAGE_RSV1
22 #include <asm/book3s/64/tlbflush-radix.h>
23 #include <asm/cpu_has_feature.h>
26 /* An empty PTE can still have a R or C writeback */
27 #define RADIX_PTE_NONE_MASK (_PAGE_DIRTY | _PAGE_ACCESSED)
29 /* Bits to set in a RPMD/RPUD/RPGD */
30 #define RADIX_PMD_VAL_BITS (0x8000000000000000UL | RADIX_PTE_INDEX_SIZE)
31 #define RADIX_PUD_VAL_BITS (0x8000000000000000UL | RADIX_PMD_INDEX_SIZE)
32 #define RADIX_PGD_VAL_BITS (0x8000000000000000UL | RADIX_PUD_INDEX_SIZE)
34 /* Don't have anything in the reserved bits and leaf bits */
35 #define RADIX_PMD_BAD_BITS 0x60000000000000e0UL
36 #define RADIX_PUD_BAD_BITS 0x60000000000000e0UL
37 #define RADIX_PGD_BAD_BITS 0x60000000000000e0UL
40 * Size of EA range mapped by our pagetables.
42 #define RADIX_PGTABLE_EADDR_SIZE (RADIX_PTE_INDEX_SIZE + RADIX_PMD_INDEX_SIZE + \
43 RADIX_PUD_INDEX_SIZE + RADIX_PGD_INDEX_SIZE + PAGE_SHIFT)
44 #define RADIX_PGTABLE_RANGE (ASM_CONST(1) << RADIX_PGTABLE_EADDR_SIZE)
47 * We support 52 bit address space, Use top bit for kernel
48 * virtual mapping. Also make sure kernel fit in the top
51 * +------------------+
52 * +------------------+ Kernel virtual map (0xc008000000000000)
56 * 0b11......+------------------+ Kernel linear map (0xc....)
60 * 0b10......+------------------+
64 * 0b01......+------------------+
68 * 0b00......+------------------+
71 * 3rd quadrant expanded:
72 * +------------------------------+
76 * +------------------------------+ Kernel IO map end (0xc010000000000000)
79 * | 1/2 of virtual map |
82 * +------------------------------+ Kernel IO map start
84 * | 1/4 of virtual map |
86 * +------------------------------+ Kernel vmemap start
88 * | 1/4 of virtual map |
90 * +------------------------------+ Kernel virt start (0xc008000000000000)
94 * +------------------------------+ Kernel linear (0xc.....)
97 #define RADIX_KERN_VIRT_START ASM_CONST(0xc008000000000000)
98 #define RADIX_KERN_VIRT_SIZE ASM_CONST(0x0008000000000000)
101 * The vmalloc space starts at the beginning of that region, and
102 * occupies a quarter of it on radix config.
103 * (we keep a quarter for the virtual memmap)
105 #define RADIX_VMALLOC_START RADIX_KERN_VIRT_START
106 #define RADIX_VMALLOC_SIZE (RADIX_KERN_VIRT_SIZE >> 2)
107 #define RADIX_VMALLOC_END (RADIX_VMALLOC_START + RADIX_VMALLOC_SIZE)
109 * Defines the address of the vmemap area, in its own region on
112 #define RADIX_VMEMMAP_BASE (RADIX_VMALLOC_END)
114 #define RADIX_KERN_IO_START (RADIX_KERN_VIRT_START + (RADIX_KERN_VIRT_SIZE >> 1))
117 #define RADIX_PTE_TABLE_SIZE (sizeof(pte_t) << RADIX_PTE_INDEX_SIZE)
118 #define RADIX_PMD_TABLE_SIZE (sizeof(pmd_t) << RADIX_PMD_INDEX_SIZE)
119 #define RADIX_PUD_TABLE_SIZE (sizeof(pud_t) << RADIX_PUD_INDEX_SIZE)
120 #define RADIX_PGD_TABLE_SIZE (sizeof(pgd_t) << RADIX_PGD_INDEX_SIZE)
122 #ifdef CONFIG_STRICT_KERNEL_RWX
123 extern void radix__mark_rodata_ro(void);
124 extern void radix__mark_initmem_nx(void);
127 static inline unsigned long __radix_pte_update(pte_t
*ptep
, unsigned long clr
,
131 unsigned long old_pte
, new_pte
;
134 pte
= READ_ONCE(*ptep
);
135 old_pte
= pte_val(pte
);
136 new_pte
= (old_pte
| set
) & ~clr
;
138 } while (!pte_xchg(ptep
, __pte(old_pte
), __pte(new_pte
)));
144 static inline unsigned long radix__pte_update(struct mm_struct
*mm
,
146 pte_t
*ptep
, unsigned long clr
,
150 unsigned long old_pte
;
152 if (cpu_has_feature(CPU_FTR_POWER9_DD1
)) {
154 unsigned long new_pte
;
156 old_pte
= __radix_pte_update(ptep
, ~0ul, 0);
160 new_pte
= (old_pte
| set
) & ~clr
;
161 radix__flush_tlb_pte_p9_dd1(old_pte
, mm
, addr
);
163 __radix_pte_update(ptep
, 0, new_pte
);
165 old_pte
= __radix_pte_update(ptep
, clr
, set
);
167 assert_pte_locked(mm
, addr
);
172 static inline pte_t
radix__ptep_get_and_clear_full(struct mm_struct
*mm
,
174 pte_t
*ptep
, int full
)
176 unsigned long old_pte
;
180 * If we are trying to clear the pte, we can skip
181 * the DD1 pte update sequence and batch the tlb flush. The
182 * tlb flush batching is done by mmu gather code. We
183 * still keep the cmp_xchg update to make sure we get
184 * correct R/C bit which might be updated via Nest MMU.
186 old_pte
= __radix_pte_update(ptep
, ~0ul, 0);
188 old_pte
= radix__pte_update(mm
, addr
, ptep
, ~0ul, 0, 0);
190 return __pte(old_pte
);
194 * Set the dirty and/or accessed bits atomically in a linux PTE, this
195 * function doesn't need to invalidate tlb.
197 static inline void radix__ptep_set_access_flags(struct mm_struct
*mm
,
198 pte_t
*ptep
, pte_t entry
,
199 unsigned long address
)
202 unsigned long set
= pte_val(entry
) & (_PAGE_DIRTY
| _PAGE_ACCESSED
|
203 _PAGE_RW
| _PAGE_EXEC
);
205 if (cpu_has_feature(CPU_FTR_POWER9_DD1
)) {
207 unsigned long old_pte
, new_pte
;
209 old_pte
= __radix_pte_update(ptep
, ~0, 0);
213 new_pte
= old_pte
| set
;
214 radix__flush_tlb_pte_p9_dd1(old_pte
, mm
, address
);
215 __radix_pte_update(ptep
, 0, new_pte
);
217 __radix_pte_update(ptep
, 0, set
);
218 asm volatile("ptesync" : : : "memory");
221 static inline int radix__pte_same(pte_t pte_a
, pte_t pte_b
)
223 return ((pte_raw(pte_a
) ^ pte_raw(pte_b
)) == 0);
226 static inline int radix__pte_none(pte_t pte
)
228 return (pte_val(pte
) & ~RADIX_PTE_NONE_MASK
) == 0;
231 static inline void radix__set_pte_at(struct mm_struct
*mm
, unsigned long addr
,
232 pte_t
*ptep
, pte_t pte
, int percpu
)
235 asm volatile("ptesync" : : : "memory");
238 static inline int radix__pmd_bad(pmd_t pmd
)
240 return !!(pmd_val(pmd
) & RADIX_PMD_BAD_BITS
);
243 static inline int radix__pmd_same(pmd_t pmd_a
, pmd_t pmd_b
)
245 return ((pmd_raw(pmd_a
) ^ pmd_raw(pmd_b
)) == 0);
248 static inline int radix__pud_bad(pud_t pud
)
250 return !!(pud_val(pud
) & RADIX_PUD_BAD_BITS
);
254 static inline int radix__pgd_bad(pgd_t pgd
)
256 return !!(pgd_val(pgd
) & RADIX_PGD_BAD_BITS
);
259 #ifdef CONFIG_TRANSPARENT_HUGEPAGE
261 static inline int radix__pmd_trans_huge(pmd_t pmd
)
263 return (pmd_val(pmd
) & (_PAGE_PTE
| _PAGE_DEVMAP
)) == _PAGE_PTE
;
266 static inline pmd_t
radix__pmd_mkhuge(pmd_t pmd
)
268 if (cpu_has_feature(CPU_FTR_POWER9_DD1
))
269 return __pmd(pmd_val(pmd
) | _PAGE_PTE
| R_PAGE_LARGE
);
270 return __pmd(pmd_val(pmd
) | _PAGE_PTE
);
273 extern unsigned long radix__pmd_hugepage_update(struct mm_struct
*mm
, unsigned long addr
,
274 pmd_t
*pmdp
, unsigned long clr
,
276 extern pmd_t
radix__pmdp_collapse_flush(struct vm_area_struct
*vma
,
277 unsigned long address
, pmd_t
*pmdp
);
278 extern void radix__pgtable_trans_huge_deposit(struct mm_struct
*mm
, pmd_t
*pmdp
,
280 extern pgtable_t
radix__pgtable_trans_huge_withdraw(struct mm_struct
*mm
, pmd_t
*pmdp
);
281 extern pmd_t
radix__pmdp_huge_get_and_clear(struct mm_struct
*mm
,
282 unsigned long addr
, pmd_t
*pmdp
);
283 extern int radix__has_transparent_hugepage(void);
286 extern int __meminit
radix__vmemmap_create_mapping(unsigned long start
,
287 unsigned long page_size
,
289 extern void radix__vmemmap_remove_mapping(unsigned long start
,
290 unsigned long page_size
);
292 extern int radix__map_kernel_page(unsigned long ea
, unsigned long pa
,
293 pgprot_t flags
, unsigned int psz
);
295 static inline unsigned long radix__get_tree_size(void)
297 unsigned long rts_field
;
299 * We support 52 bits, hence:
300 * DD1 52-28 = 24, 0b11000
301 * Others 52-31 = 21, 0b10101
302 * RTS encoding details
303 * bits 0 - 3 of rts -> bits 6 - 8 unsigned long
304 * bits 4 - 5 of rts -> bits 62 - 63 of unsigned long
306 if (cpu_has_feature(CPU_FTR_POWER9_DD1
))
307 rts_field
= (0x3UL
<< 61);
309 rts_field
= (0x5UL
<< 5); /* 6 - 8 bits */
310 rts_field
|= (0x2UL
<< 61);
315 #ifdef CONFIG_MEMORY_HOTPLUG
316 int radix__create_section_mapping(unsigned long start
, unsigned long end
);
317 int radix__remove_section_mapping(unsigned long start
, unsigned long end
);
318 #endif /* CONFIG_MEMORY_HOTPLUG */
319 #endif /* __ASSEMBLY__ */