Blackfin Serial Driver: macro away the IER differences between processors
[linux/fpc-iii.git] / include / asm-blackfin / mach-bf533 / bfin_serial_5xx.h
blobd22f052d6c806700a0316e70aab76378995ae096
1 /*
2 * file: include/asm-blackfin/mach-bf533/bfin_serial_5xx.h
3 * based on:
4 * author:
6 * created:
7 * description:
8 * blackfin serial driver head file
9 * rev:
11 * modified:
14 * bugs: enter bugs at http://blackfin.uclinux.org/
16 * this program is free software; you can redistribute it and/or modify
17 * it under the terms of the gnu general public license as published by
18 * the free software foundation; either version 2, or (at your option)
19 * any later version.
21 * this program is distributed in the hope that it will be useful,
22 * but without any warranty; without even the implied warranty of
23 * merchantability or fitness for a particular purpose. see the
24 * gnu general public license for more details.
26 * you should have received a copy of the gnu general public license
27 * along with this program; see the file copying.
28 * if not, write to the free software foundation,
29 * 59 temple place - suite 330, boston, ma 02111-1307, usa.
32 #include <linux/serial.h>
33 #include <asm/dma.h>
34 #include <asm/portmux.h>
36 #define UART_GET_CHAR(uart) bfin_read16(((uart)->port.membase + OFFSET_RBR))
37 #define UART_GET_DLL(uart) bfin_read16(((uart)->port.membase + OFFSET_DLL))
38 #define UART_GET_IER(uart) bfin_read16(((uart)->port.membase + OFFSET_IER))
39 #define UART_GET_DLH(uart) bfin_read16(((uart)->port.membase + OFFSET_DLH))
40 #define UART_GET_IIR(uart) bfin_read16(((uart)->port.membase + OFFSET_IIR))
41 #define UART_GET_LCR(uart) bfin_read16(((uart)->port.membase + OFFSET_LCR))
42 #define UART_GET_GCTL(uart) bfin_read16(((uart)->port.membase + OFFSET_GCTL))
44 #define UART_PUT_CHAR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_THR),v)
45 #define UART_PUT_DLL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLL),v)
46 #define UART_PUT_IER(uart,v) bfin_write16(((uart)->port.membase + OFFSET_IER),v)
47 #define UART_SET_IER(uart,v) UART_PUT_IER(uart, UART_GET_IER(uart) | (v))
48 #define UART_CLEAR_IER(uart,v) UART_PUT_IER(uart, UART_GET_IER(uart) & ~(v))
49 #define UART_PUT_DLH(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLH),v)
50 #define UART_PUT_LCR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_LCR),v)
51 #define UART_PUT_GCTL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_GCTL),v)
53 #ifdef CONFIG_BFIN_UART0_CTSRTS
54 # define CONFIG_SERIAL_BFIN_CTSRTS
55 # ifndef CONFIG_UART0_CTS_PIN
56 # define CONFIG_UART0_CTS_PIN -1
57 # endif
58 # ifndef CONFIG_UART0_RTS_PIN
59 # define CONFIG_UART0_RTS_PIN -1
60 # endif
61 #endif
63 struct bfin_serial_port {
64 struct uart_port port;
65 unsigned int old_status;
66 unsigned int lsr;
67 #ifdef CONFIG_SERIAL_BFIN_DMA
68 int tx_done;
69 int tx_count;
70 struct circ_buf rx_dma_buf;
71 struct timer_list rx_dma_timer;
72 int rx_dma_nrows;
73 unsigned int tx_dma_channel;
74 unsigned int rx_dma_channel;
75 struct work_struct tx_dma_workqueue;
76 #else
77 # if ANOMALY_05000230
78 unsigned int anomaly_threshold;
79 # endif
80 #endif
81 #ifdef CONFIG_SERIAL_BFIN_CTSRTS
82 struct work_struct cts_workqueue;
83 int cts_pin;
84 int rts_pin;
85 #endif
88 /* The hardware clears the LSR bits upon read, so we need to cache
89 * some of the more fun bits in software so they don't get lost
90 * when checking the LSR in other code paths (TX).
92 static inline unsigned int UART_GET_LSR(struct bfin_serial_port *uart)
94 unsigned int lsr = bfin_read16(uart->port.membase + OFFSET_LSR);
95 uart->lsr |= (lsr & (BI|FE|PE|OE));
96 return lsr | uart->lsr;
99 static inline void UART_CLEAR_LSR(struct bfin_serial_port *uart)
101 uart->lsr = 0;
102 bfin_write16(uart->port.membase + OFFSET_LSR, -1);
105 struct bfin_serial_port bfin_serial_ports[BFIN_UART_NR_PORTS];
106 struct bfin_serial_res {
107 unsigned long uart_base_addr;
108 int uart_irq;
109 #ifdef CONFIG_SERIAL_BFIN_DMA
110 unsigned int uart_tx_dma_channel;
111 unsigned int uart_rx_dma_channel;
112 #endif
113 #ifdef CONFIG_SERIAL_BFIN_CTSRTS
114 int uart_cts_pin;
115 int uart_rts_pin;
116 #endif
119 struct bfin_serial_res bfin_serial_resource[] = {
121 0xFFC00400,
122 IRQ_UART_RX,
123 #ifdef CONFIG_SERIAL_BFIN_DMA
124 CH_UART_TX,
125 CH_UART_RX,
126 #endif
127 #ifdef CONFIG_BFIN_UART0_CTSRTS
128 CONFIG_UART0_CTS_PIN,
129 CONFIG_UART0_RTS_PIN,
130 #endif
134 #define DRIVER_NAME "bfin-uart"
136 int nr_ports = BFIN_UART_NR_PORTS;
137 static void bfin_serial_hw_init(struct bfin_serial_port *uart)
140 #ifdef CONFIG_SERIAL_BFIN_UART0
141 peripheral_request(P_UART0_TX, DRIVER_NAME);
142 peripheral_request(P_UART0_RX, DRIVER_NAME);
143 #endif
145 #ifdef CONFIG_SERIAL_BFIN_CTSRTS
146 if (uart->cts_pin >= 0) {
147 gpio_request(uart->cts_pin, DRIVER_NAME);
148 gpio_direction_input(uart->cts_pin);
150 if (uart->rts_pin >= 0) {
151 gpio_request(uart->rts_pin, DRIVER_NAME);
152 gpio_direction_input(uart->rts_pin, 0);
154 #endif