2 * k10temp.c - AMD Family 10h/11h/12h/14h/15h/16h processor hardware monitoring
4 * Copyright (c) 2009 Clemens Ladisch <clemens@ladisch.de>
7 * This driver is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License; either
9 * version 2 of the License, or (at your option) any later version.
11 * This driver is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
14 * See the GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this driver; if not, see <http://www.gnu.org/licenses/>.
20 #include <linux/err.h>
21 #include <linux/hwmon.h>
22 #include <linux/hwmon-sysfs.h>
23 #include <linux/init.h>
24 #include <linux/module.h>
25 #include <linux/pci.h>
26 #include <linux/pci_ids.h>
27 #include <asm/amd_nb.h>
28 #include <asm/processor.h>
30 MODULE_DESCRIPTION("AMD Family 10h+ CPU core temperature monitor");
31 MODULE_AUTHOR("Clemens Ladisch <clemens@ladisch.de>");
32 MODULE_LICENSE("GPL");
35 module_param(force
, bool, 0444);
36 MODULE_PARM_DESC(force
, "force loading on processors with erratum 319");
38 /* Provide lock for writing to NB_SMU_IND_ADDR */
39 static DEFINE_MUTEX(nb_smu_ind_mutex
);
41 #ifndef PCI_DEVICE_ID_AMD_15H_M70H_NB_F3
42 #define PCI_DEVICE_ID_AMD_15H_M70H_NB_F3 0x15b3
45 /* CPUID function 0x80000001, ebx */
46 #define CPUID_PKGTYPE_MASK 0xf0000000
47 #define CPUID_PKGTYPE_F 0x00000000
48 #define CPUID_PKGTYPE_AM2R2_AM3 0x10000000
50 /* DRAM controller (PCI function 2) */
51 #define REG_DCT0_CONFIG_HIGH 0x094
52 #define DDR3_MODE 0x00000100
54 /* miscellaneous (PCI function 3) */
55 #define REG_HARDWARE_THERMAL_CONTROL 0x64
56 #define HTC_ENABLE 0x00000001
58 #define REG_REPORTED_TEMPERATURE 0xa4
60 #define REG_NORTHBRIDGE_CAPABILITIES 0xe8
61 #define NB_CAP_HTC 0x00000400
64 * For F15h M60h and M70h, REG_HARDWARE_THERMAL_CONTROL
65 * and REG_REPORTED_TEMPERATURE have been moved to
66 * D0F0xBC_xD820_0C64 [Hardware Temperature Control]
67 * D0F0xBC_xD820_0CA4 [Reported Temperature Control]
69 #define F15H_M60H_HARDWARE_TEMP_CTRL_OFFSET 0xd8200c64
70 #define F15H_M60H_REPORTED_TEMP_CTRL_OFFSET 0xd8200ca4
72 /* F17h M01h Access througn SMN */
73 #define F17H_M01H_REPORTED_TEMP_CTRL_OFFSET 0x00059800
77 void (*read_htcreg
)(struct pci_dev
*pdev
, u32
*regval
);
78 void (*read_tempreg
)(struct pci_dev
*pdev
, u32
*regval
);
90 static const struct tctl_offset tctl_offset_table
[] = {
91 { 0x17, "AMD Ryzen 5 1600X", 20000 },
92 { 0x17, "AMD Ryzen 7 1700X", 20000 },
93 { 0x17, "AMD Ryzen 7 1800X", 20000 },
94 { 0x17, "AMD Ryzen 7 2700X", 10000 },
95 { 0x17, "AMD Ryzen Threadripper 19", 27000 }, /* 19{00,20,50}X */
96 { 0x17, "AMD Ryzen Threadripper 29", 27000 }, /* 29{20,50,70,90}[W]X */
99 static void read_htcreg_pci(struct pci_dev
*pdev
, u32
*regval
)
101 pci_read_config_dword(pdev
, REG_HARDWARE_THERMAL_CONTROL
, regval
);
104 static void read_tempreg_pci(struct pci_dev
*pdev
, u32
*regval
)
106 pci_read_config_dword(pdev
, REG_REPORTED_TEMPERATURE
, regval
);
109 static void amd_nb_index_read(struct pci_dev
*pdev
, unsigned int devfn
,
110 unsigned int base
, int offset
, u32
*val
)
112 mutex_lock(&nb_smu_ind_mutex
);
113 pci_bus_write_config_dword(pdev
->bus
, devfn
,
115 pci_bus_read_config_dword(pdev
->bus
, devfn
,
117 mutex_unlock(&nb_smu_ind_mutex
);
120 static void read_htcreg_nb_f15(struct pci_dev
*pdev
, u32
*regval
)
122 amd_nb_index_read(pdev
, PCI_DEVFN(0, 0), 0xb8,
123 F15H_M60H_HARDWARE_TEMP_CTRL_OFFSET
, regval
);
126 static void read_tempreg_nb_f15(struct pci_dev
*pdev
, u32
*regval
)
128 amd_nb_index_read(pdev
, PCI_DEVFN(0, 0), 0xb8,
129 F15H_M60H_REPORTED_TEMP_CTRL_OFFSET
, regval
);
132 static void read_tempreg_nb_f17(struct pci_dev
*pdev
, u32
*regval
)
134 amd_smn_read(amd_pci_dev_to_node_id(pdev
),
135 F17H_M01H_REPORTED_TEMP_CTRL_OFFSET
, regval
);
138 static unsigned int get_raw_temp(struct k10temp_data
*data
)
143 data
->read_tempreg(data
->pdev
, ®val
);
144 temp
= (regval
>> 21) * 125;
145 if (regval
& data
->temp_adjust_mask
)
150 static ssize_t
temp1_input_show(struct device
*dev
,
151 struct device_attribute
*attr
, char *buf
)
153 struct k10temp_data
*data
= dev_get_drvdata(dev
);
154 unsigned int temp
= get_raw_temp(data
);
156 if (temp
> data
->temp_offset
)
157 temp
-= data
->temp_offset
;
161 return sprintf(buf
, "%u\n", temp
);
164 static ssize_t
temp2_input_show(struct device
*dev
,
165 struct device_attribute
*devattr
, char *buf
)
167 struct k10temp_data
*data
= dev_get_drvdata(dev
);
168 unsigned int temp
= get_raw_temp(data
);
170 return sprintf(buf
, "%u\n", temp
);
173 static ssize_t
temp_label_show(struct device
*dev
,
174 struct device_attribute
*devattr
, char *buf
)
176 struct sensor_device_attribute
*attr
= to_sensor_dev_attr(devattr
);
178 return sprintf(buf
, "%s\n", attr
->index
? "Tctl" : "Tdie");
181 static ssize_t
temp1_max_show(struct device
*dev
,
182 struct device_attribute
*attr
, char *buf
)
184 return sprintf(buf
, "%d\n", 70 * 1000);
187 static ssize_t
temp_crit_show(struct device
*dev
,
188 struct device_attribute
*devattr
, char *buf
)
190 struct sensor_device_attribute
*attr
= to_sensor_dev_attr(devattr
);
191 struct k10temp_data
*data
= dev_get_drvdata(dev
);
192 int show_hyst
= attr
->index
;
196 data
->read_htcreg(data
->pdev
, ®val
);
197 value
= ((regval
>> 16) & 0x7f) * 500 + 52000;
199 value
-= ((regval
>> 24) & 0xf) * 500;
200 return sprintf(buf
, "%d\n", value
);
203 static DEVICE_ATTR_RO(temp1_input
);
204 static DEVICE_ATTR_RO(temp1_max
);
205 static SENSOR_DEVICE_ATTR_RO(temp1_crit
, temp_crit
, 0);
206 static SENSOR_DEVICE_ATTR_RO(temp1_crit_hyst
, temp_crit
, 1);
208 static SENSOR_DEVICE_ATTR_RO(temp1_label
, temp_label
, 0);
209 static DEVICE_ATTR_RO(temp2_input
);
210 static SENSOR_DEVICE_ATTR_RO(temp2_label
, temp_label
, 1);
212 static umode_t
k10temp_is_visible(struct kobject
*kobj
,
213 struct attribute
*attr
, int index
)
215 struct device
*dev
= container_of(kobj
, struct device
, kobj
);
216 struct k10temp_data
*data
= dev_get_drvdata(dev
);
217 struct pci_dev
*pdev
= data
->pdev
;
221 case 0 ... 1: /* temp1_input, temp1_max */
224 case 2 ... 3: /* temp1_crit, temp1_crit_hyst */
225 if (!data
->read_htcreg
)
228 pci_read_config_dword(pdev
, REG_NORTHBRIDGE_CAPABILITIES
,
230 if (!(reg
& NB_CAP_HTC
))
233 data
->read_htcreg(data
->pdev
, ®
);
234 if (!(reg
& HTC_ENABLE
))
237 case 4 ... 6: /* temp1_label, temp2_input, temp2_label */
238 if (!data
->show_tdie
)
245 static struct attribute
*k10temp_attrs
[] = {
246 &dev_attr_temp1_input
.attr
,
247 &dev_attr_temp1_max
.attr
,
248 &sensor_dev_attr_temp1_crit
.dev_attr
.attr
,
249 &sensor_dev_attr_temp1_crit_hyst
.dev_attr
.attr
,
250 &sensor_dev_attr_temp1_label
.dev_attr
.attr
,
251 &dev_attr_temp2_input
.attr
,
252 &sensor_dev_attr_temp2_label
.dev_attr
.attr
,
256 static const struct attribute_group k10temp_group
= {
257 .attrs
= k10temp_attrs
,
258 .is_visible
= k10temp_is_visible
,
260 __ATTRIBUTE_GROUPS(k10temp
);
262 static bool has_erratum_319(struct pci_dev
*pdev
)
264 u32 pkg_type
, reg_dram_cfg
;
266 if (boot_cpu_data
.x86
!= 0x10)
270 * Erratum 319: The thermal sensor of Socket F/AM2+ processors
273 pkg_type
= cpuid_ebx(0x80000001) & CPUID_PKGTYPE_MASK
;
274 if (pkg_type
== CPUID_PKGTYPE_F
)
276 if (pkg_type
!= CPUID_PKGTYPE_AM2R2_AM3
)
279 /* DDR3 memory implies socket AM3, which is good */
280 pci_bus_read_config_dword(pdev
->bus
,
281 PCI_DEVFN(PCI_SLOT(pdev
->devfn
), 2),
282 REG_DCT0_CONFIG_HIGH
, ®_dram_cfg
);
283 if (reg_dram_cfg
& DDR3_MODE
)
287 * Unfortunately it is possible to run a socket AM3 CPU with DDR2
288 * memory. We blacklist all the cores which do exist in socket AM2+
289 * format. It still isn't perfect, as RB-C2 cores exist in both AM2+
290 * and AM3 formats, but that's the best we can do.
292 return boot_cpu_data
.x86_model
< 4 ||
293 (boot_cpu_data
.x86_model
== 4 && boot_cpu_data
.x86_stepping
<= 2);
296 static int k10temp_probe(struct pci_dev
*pdev
,
297 const struct pci_device_id
*id
)
299 int unreliable
= has_erratum_319(pdev
);
300 struct device
*dev
= &pdev
->dev
;
301 struct k10temp_data
*data
;
302 struct device
*hwmon_dev
;
308 "unreliable CPU thermal sensor; monitoring disabled\n");
312 "unreliable CPU thermal sensor; check erratum 319\n");
315 data
= devm_kzalloc(dev
, sizeof(*data
), GFP_KERNEL
);
321 if (boot_cpu_data
.x86
== 0x15 &&
322 ((boot_cpu_data
.x86_model
& 0xf0) == 0x60 ||
323 (boot_cpu_data
.x86_model
& 0xf0) == 0x70)) {
324 data
->read_htcreg
= read_htcreg_nb_f15
;
325 data
->read_tempreg
= read_tempreg_nb_f15
;
326 } else if (boot_cpu_data
.x86
== 0x17 || boot_cpu_data
.x86
== 0x18) {
327 data
->temp_adjust_mask
= 0x80000;
328 data
->read_tempreg
= read_tempreg_nb_f17
;
329 data
->show_tdie
= true;
331 data
->read_htcreg
= read_htcreg_pci
;
332 data
->read_tempreg
= read_tempreg_pci
;
335 for (i
= 0; i
< ARRAY_SIZE(tctl_offset_table
); i
++) {
336 const struct tctl_offset
*entry
= &tctl_offset_table
[i
];
338 if (boot_cpu_data
.x86
== entry
->model
&&
339 strstr(boot_cpu_data
.x86_model_id
, entry
->id
)) {
340 data
->temp_offset
= entry
->offset
;
345 hwmon_dev
= devm_hwmon_device_register_with_groups(dev
, "k10temp", data
,
347 return PTR_ERR_OR_ZERO(hwmon_dev
);
350 static const struct pci_device_id k10temp_id_table
[] = {
351 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_10H_NB_MISC
) },
352 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_11H_NB_MISC
) },
353 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_CNB17H_F3
) },
354 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_15H_NB_F3
) },
355 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_15H_M10H_F3
) },
356 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_15H_M30H_NB_F3
) },
357 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_15H_M60H_NB_F3
) },
358 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_15H_M70H_NB_F3
) },
359 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_16H_NB_F3
) },
360 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_16H_M30H_NB_F3
) },
361 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_17H_DF_F3
) },
362 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_17H_M10H_DF_F3
) },
363 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_17H_M30H_DF_F3
) },
364 { PCI_VDEVICE(HYGON
, PCI_DEVICE_ID_AMD_17H_DF_F3
) },
367 MODULE_DEVICE_TABLE(pci
, k10temp_id_table
);
369 static struct pci_driver k10temp_driver
= {
371 .id_table
= k10temp_id_table
,
372 .probe
= k10temp_probe
,
375 module_pci_driver(k10temp_driver
);