2 * Blackfin cache control code (simpler control-style functions)
4 * Copyright 2004-2009 Analog Devices Inc.
6 * Licensed under the GPL-2 or later.
9 #include <linux/init.h>
10 #include <asm/blackfin.h>
11 #include <asm/cplbinit.h>
13 /* Invalidate the Entire Data cache by
14 * clearing DMC[1:0] bits
16 void blackfin_invalidate_entire_dcache(void)
18 u32 dmem
= bfin_read_DMEM_CONTROL();
19 bfin_write_DMEM_CONTROL(dmem
& ~0xc);
21 bfin_write_DMEM_CONTROL(dmem
);
25 /* Invalidate the Entire Instruction cache by
28 void blackfin_invalidate_entire_icache(void)
30 u32 imem
= bfin_read_IMEM_CONTROL();
31 bfin_write_IMEM_CONTROL(imem
& ~0x4);
33 bfin_write_IMEM_CONTROL(imem
);
37 #if defined(CONFIG_BFIN_ICACHE) || defined(CONFIG_BFIN_DCACHE)
40 bfin_cache_init(struct cplb_entry
*cplb_tbl
, unsigned long cplb_addr
,
41 unsigned long cplb_data
, unsigned long mem_control
,
42 unsigned long mem_mask
)
46 for (i
= 0; i
< MAX_CPLBS
; i
++) {
47 bfin_write32(cplb_addr
+ i
* 4, cplb_tbl
[i
].addr
);
48 bfin_write32(cplb_data
+ i
* 4, cplb_tbl
[i
].data
);
51 _enable_cplb(mem_control
, mem_mask
);
54 #ifdef CONFIG_BFIN_ICACHE
55 void __cpuinit
bfin_icache_init(struct cplb_entry
*icplb_tbl
)
57 bfin_cache_init(icplb_tbl
, ICPLB_ADDR0
, ICPLB_DATA0
, IMEM_CONTROL
,
62 #ifdef CONFIG_BFIN_DCACHE
63 void __cpuinit
bfin_dcache_init(struct cplb_entry
*dcplb_tbl
)
67 * 05000287 - We implement workaround #2 - Change the DMEM_CONTROL
68 * register, so that the port preferences for DAG0 and DAG1 are set
71 bfin_cache_init(dcplb_tbl
, DCPLB_ADDR0
, DCPLB_DATA0
, DMEM_CONTROL
,
72 (DMEM_CNTR
| PORT_PREF0
| (ANOMALY_05000287
? PORT_PREF1
: 0)));