2 * Copyright (C) 2004 ICT CAS
3 * Author: Li xiaoyu, ICT CAS
6 * Copyright (C) 2007 Lemote, Inc. & Institute of Computing Technology
7 * Author: Fuxin Zhang, zhangfx@lemote.com
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License as published by the
11 * Free Software Foundation; either version 2 of the License, or (at your
12 * option) any later version.
14 #include <linux/init.h>
15 #include <linux/pci.h>
16 #include <asm/mips-boards/bonito64.h>
18 /* South bridge slot number is set by the pci probe process */
19 static u8 sb_slot
= 5;
21 int __init
pcibios_map_irq(const struct pci_dev
*dev
, u8 slot
, u8 pin
)
25 if (slot
== sb_slot
) {
26 switch (PCI_FUNC(dev
->devfn
)) {
38 irq
= BONITO_IRQ_BASE
+ 25 + pin
;
44 /* Do platform specific device initialization at pci_enable_device() time */
45 int pcibios_plat_dev_init(struct pci_dev
*dev
)
50 static void __init
loongson2e_nec_fixup(struct pci_dev
*pdev
)
54 /* Configues port 1, 2, 3, 4 to be validate*/
55 pci_read_config_dword(pdev
, 0xe0, &val
);
56 pci_write_config_dword(pdev
, 0xe0, (val
& ~7) | 0x4);
58 /* System clock is 48-MHz Oscillator. */
59 pci_write_config_dword(pdev
, 0xe4, 1 << 5);
62 static void __init
loongson2e_686b_func0_fixup(struct pci_dev
*pdev
)
66 sb_slot
= PCI_SLOT(pdev
->devfn
);
68 printk(KERN_INFO
"via686b fix: ISA bridge\n");
70 /* Enable I/O Recovery time */
71 pci_write_config_byte(pdev
, 0x40, 0x08);
73 /* Enable ISA refresh */
74 pci_write_config_byte(pdev
, 0x41, 0x01);
76 /* disable ISA line buffer */
77 pci_write_config_byte(pdev
, 0x45, 0x00);
79 /* Gate INTR, and flush line buffer */
80 pci_write_config_byte(pdev
, 0x46, 0xe0);
82 /* Disable PCI Delay Transaction, Enable EISA ports 4D0/4D1. */
83 /* pci_write_config_byte(pdev, 0x47, 0x20); */
86 * enable PCI Delay Transaction, Enable EISA ports 4D0/4D1.
87 * enable time-out timer
89 pci_write_config_byte(pdev
, 0x47, 0xe6);
92 * enable level trigger on pci irqs: 9,10,11,13
93 * important! without this PCI interrupts won't work
97 /* 512 K PCI Decode */
98 pci_write_config_byte(pdev
, 0x48, 0x01);
100 /* Wait for PGNT before grant to ISA Master/DMA */
101 pci_write_config_byte(pdev
, 0x4a, 0x84);
106 * Parallel DRQ 3, Floppy DRQ 2 (default)
108 pci_write_config_byte(pdev
, 0x50, 0x0e);
111 * IRQ Routing for Floppy and Parallel port
113 * IRQ 6 for floppy, IRQ 7 for parallel port
115 pci_write_config_byte(pdev
, 0x51, 0x76);
117 /* IRQ Routing for serial ports (take IRQ 3 and 4) */
118 pci_write_config_byte(pdev
, 0x52, 0x34);
120 /* All IRQ's level triggered. */
121 pci_write_config_byte(pdev
, 0x54, 0x00);
123 /* route PIRQA-D irq */
124 pci_write_config_byte(pdev
, 0x55, 0x90); /* bit 7-4, PIRQA */
125 pci_write_config_byte(pdev
, 0x56, 0xba); /* bit 7-4, PIRQC; */
127 pci_write_config_byte(pdev
, 0x57, 0xd0); /* bit 7-4, PIRQD */
129 /* enable function 5/6, audio/modem */
130 pci_read_config_byte(pdev
, 0x85, &c
);
132 pci_write_config_byte(pdev
, 0x85, c
);
134 printk(KERN_INFO
"via686b fix: ISA bridge done\n");
137 static void __init
loongson2e_686b_func1_fixup(struct pci_dev
*pdev
)
139 printk(KERN_INFO
"via686b fix: IDE\n");
141 /* Modify IDE controller setup */
142 pci_write_config_byte(pdev
, PCI_LATENCY_TIMER
, 48);
143 pci_write_config_byte(pdev
, PCI_COMMAND
,
144 PCI_COMMAND_IO
| PCI_COMMAND_MEMORY
|
146 pci_write_config_byte(pdev
, 0x40, 0x0b);
148 pci_write_config_byte(pdev
, 0x42, 0x09);
150 #if 1/* play safe, otherwise we may see notebook's usb keyboard lockup */
151 /* disable read prefetch/write post buffers */
152 pci_write_config_byte(pdev
, 0x41, 0x02);
154 /* use 3/4 as fifo thresh hold */
155 pci_write_config_byte(pdev
, 0x43, 0x0a);
156 pci_write_config_byte(pdev
, 0x44, 0x00);
158 pci_write_config_byte(pdev
, 0x45, 0x00);
160 pci_write_config_byte(pdev
, 0x41, 0xc2);
161 pci_write_config_byte(pdev
, 0x43, 0x35);
162 pci_write_config_byte(pdev
, 0x44, 0x1c);
164 pci_write_config_byte(pdev
, 0x45, 0x10);
167 printk(KERN_INFO
"via686b fix: IDE done\n");
170 static void __init
loongson2e_686b_func2_fixup(struct pci_dev
*pdev
)
173 pci_write_config_byte(pdev
, PCI_INTERRUPT_LINE
, 10);
176 static void __init
loongson2e_686b_func3_fixup(struct pci_dev
*pdev
)
179 pci_write_config_byte(pdev
, PCI_INTERRUPT_LINE
, 11);
182 static void __init
loongson2e_686b_func5_fixup(struct pci_dev
*pdev
)
188 pci_write_config_byte(pdev
, PCI_COMMAND
,
189 PCI_COMMAND_IO
| PCI_COMMAND_MEMORY
|
191 pci_read_config_dword(pdev
, 0x4, &val
);
192 pci_write_config_dword(pdev
, 0x4, val
| 1);
195 pci_write_config_byte(pdev
, 0x3c, 9);
197 pci_read_config_byte(pdev
, 0x8, &c
);
199 /* link control: enable link & SGD PCM output */
200 pci_write_config_byte(pdev
, 0x41, 0xcc);
202 /* disable game port, FM, midi, sb, enable write to reg2c-2f */
203 pci_write_config_byte(pdev
, 0x42, 0x20);
205 /* we are using Avance logic codec */
206 pci_write_config_word(pdev
, 0x2c, 0x1005);
207 pci_write_config_word(pdev
, 0x2e, 0x4710);
208 pci_read_config_dword(pdev
, 0x2c, &val
);
210 pci_write_config_byte(pdev
, 0x42, 0x0);
213 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686
,
214 loongson2e_686b_func0_fixup
);
215 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C586_1
,
216 loongson2e_686b_func1_fixup
);
217 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C586_2
,
218 loongson2e_686b_func2_fixup
);
219 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C586_3
,
220 loongson2e_686b_func3_fixup
);
221 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686_5
,
222 loongson2e_686b_func5_fixup
);
223 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NEC
, PCI_DEVICE_ID_NEC_USB
,
224 loongson2e_nec_fixup
);