2 * Clock driver for the ARM RealView boards
3 * Copyright (C) 2012 Linus Walleij
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
9 #include <linux/clkdev.h>
10 #include <linux/err.h>
12 #include <linux/clk-provider.h>
16 #define REALVIEW_SYS_OSC0_OFFSET 0x0C
17 #define REALVIEW_SYS_OSC1_OFFSET 0x10
18 #define REALVIEW_SYS_OSC2_OFFSET 0x14
19 #define REALVIEW_SYS_OSC3_OFFSET 0x18
20 #define REALVIEW_SYS_OSC4_OFFSET 0x1C /* OSC1 for RealView/AB */
21 #define REALVIEW_SYS_LOCK_OFFSET 0x20
24 * Implementation of the ARM RealView clock trees.
27 static const struct icst_params realview_oscvco_params
= {
29 .vco_max
= ICST307_VCO_MAX
,
30 .vco_min
= ICST307_VCO_MIN
,
35 .s2div
= icst307_s2div
,
36 .idx2s
= icst307_idx2s
,
39 static const struct clk_icst_desc realview_osc0_desc __initconst
= {
40 .params
= &realview_oscvco_params
,
41 .vco_offset
= REALVIEW_SYS_OSC0_OFFSET
,
42 .lock_offset
= REALVIEW_SYS_LOCK_OFFSET
,
45 static const struct clk_icst_desc realview_osc4_desc __initconst
= {
46 .params
= &realview_oscvco_params
,
47 .vco_offset
= REALVIEW_SYS_OSC4_OFFSET
,
48 .lock_offset
= REALVIEW_SYS_LOCK_OFFSET
,
52 * realview_clk_init() - set up the RealView clock tree
54 void __init
realview_clk_init(void __iomem
*sysbase
, bool is_pb1176
)
59 clk
= clk_register_fixed_rate(NULL
, "apb_pclk", NULL
, 0, 0);
60 clk_register_clkdev(clk
, "apb_pclk", NULL
);
63 clk
= clk_register_fixed_rate(NULL
, "clk24mhz", NULL
, 0, 24000000);
64 clk_register_clkdev(clk
, NULL
, "dev:uart0");
65 clk_register_clkdev(clk
, NULL
, "dev:uart1");
66 clk_register_clkdev(clk
, NULL
, "dev:uart2");
67 clk_register_clkdev(clk
, NULL
, "fpga:kmi0");
68 clk_register_clkdev(clk
, NULL
, "fpga:kmi1");
69 clk_register_clkdev(clk
, NULL
, "fpga:mmc0");
70 clk_register_clkdev(clk
, NULL
, "dev:ssp0");
73 * UART3 is on the dev chip in PB1176
74 * UART4 only exists in PB1176
76 clk_register_clkdev(clk
, NULL
, "dev:uart3");
77 clk_register_clkdev(clk
, NULL
, "dev:uart4");
79 clk_register_clkdev(clk
, NULL
, "fpga:uart3");
83 clk
= clk_register_fixed_rate(NULL
, "clk1mhz", NULL
, 0, 1000000);
84 clk_register_clkdev(clk
, NULL
, "sp804");
88 clk
= icst_clk_register(NULL
, &realview_osc0_desc
,
89 "osc0", NULL
, sysbase
);
91 clk
= icst_clk_register(NULL
, &realview_osc4_desc
,
92 "osc4", NULL
, sysbase
);
94 clk_register_clkdev(clk
, NULL
, "dev:clcd");
95 clk_register_clkdev(clk
, NULL
, "issp:clcd");