2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License version 2 as
4 * published by the Free Software Foundation.
7 #include <asm/cacheflush.h>
8 #include <asm/pgtable.h>
9 #include <linux/compiler.h>
10 #include <linux/delay.h>
11 #include <linux/device.h>
12 #include <linux/errno.h>
13 #include <linux/interrupt.h>
15 #include <linux/iommu.h>
16 #include <linux/jiffies.h>
17 #include <linux/list.h>
19 #include <linux/module.h>
21 #include <linux/of_platform.h>
22 #include <linux/platform_device.h>
23 #include <linux/slab.h>
24 #include <linux/spinlock.h>
26 /** MMU register offsets */
27 #define RK_MMU_DTE_ADDR 0x00 /* Directory table address */
28 #define RK_MMU_STATUS 0x04
29 #define RK_MMU_COMMAND 0x08
30 #define RK_MMU_PAGE_FAULT_ADDR 0x0C /* IOVA of last page fault */
31 #define RK_MMU_ZAP_ONE_LINE 0x10 /* Shootdown one IOTLB entry */
32 #define RK_MMU_INT_RAWSTAT 0x14 /* IRQ status ignoring mask */
33 #define RK_MMU_INT_CLEAR 0x18 /* Acknowledge and re-arm irq */
34 #define RK_MMU_INT_MASK 0x1C /* IRQ enable */
35 #define RK_MMU_INT_STATUS 0x20 /* IRQ status after masking */
36 #define RK_MMU_AUTO_GATING 0x24
38 #define DTE_ADDR_DUMMY 0xCAFEBABE
39 #define FORCE_RESET_TIMEOUT 100 /* ms */
41 /* RK_MMU_STATUS fields */
42 #define RK_MMU_STATUS_PAGING_ENABLED BIT(0)
43 #define RK_MMU_STATUS_PAGE_FAULT_ACTIVE BIT(1)
44 #define RK_MMU_STATUS_STALL_ACTIVE BIT(2)
45 #define RK_MMU_STATUS_IDLE BIT(3)
46 #define RK_MMU_STATUS_REPLAY_BUFFER_EMPTY BIT(4)
47 #define RK_MMU_STATUS_PAGE_FAULT_IS_WRITE BIT(5)
48 #define RK_MMU_STATUS_STALL_NOT_ACTIVE BIT(31)
50 /* RK_MMU_COMMAND command values */
51 #define RK_MMU_CMD_ENABLE_PAGING 0 /* Enable memory translation */
52 #define RK_MMU_CMD_DISABLE_PAGING 1 /* Disable memory translation */
53 #define RK_MMU_CMD_ENABLE_STALL 2 /* Stall paging to allow other cmds */
54 #define RK_MMU_CMD_DISABLE_STALL 3 /* Stop stall re-enables paging */
55 #define RK_MMU_CMD_ZAP_CACHE 4 /* Shoot down entire IOTLB */
56 #define RK_MMU_CMD_PAGE_FAULT_DONE 5 /* Clear page fault */
57 #define RK_MMU_CMD_FORCE_RESET 6 /* Reset all registers */
59 /* RK_MMU_INT_* register fields */
60 #define RK_MMU_IRQ_PAGE_FAULT 0x01 /* page fault */
61 #define RK_MMU_IRQ_BUS_ERROR 0x02 /* bus read error */
62 #define RK_MMU_IRQ_MASK (RK_MMU_IRQ_PAGE_FAULT | RK_MMU_IRQ_BUS_ERROR)
64 #define NUM_DT_ENTRIES 1024
65 #define NUM_PT_ENTRIES 1024
67 #define SPAGE_ORDER 12
68 #define SPAGE_SIZE (1 << SPAGE_ORDER)
71 * Support mapping any size that fits in one page table:
74 #define RK_IOMMU_PGSIZE_BITMAP 0x007ff000
76 #define IOMMU_REG_POLL_COUNT_FAST 1000
78 struct rk_iommu_domain
{
79 struct list_head iommus
;
80 u32
*dt
; /* page directory table */
81 spinlock_t iommus_lock
; /* lock for iommus list */
82 spinlock_t dt_lock
; /* lock for modifying page directory table */
84 struct iommu_domain domain
;
92 struct list_head node
; /* entry in rk_iommu_domain.iommus */
93 struct iommu_domain
*domain
; /* domain to which iommu is attached */
96 static inline void rk_table_flush(u32
*va
, unsigned int count
)
98 phys_addr_t pa_start
= virt_to_phys(va
);
99 phys_addr_t pa_end
= virt_to_phys(va
+ count
);
100 size_t size
= pa_end
- pa_start
;
102 __cpuc_flush_dcache_area(va
, size
);
103 outer_flush_range(pa_start
, pa_end
);
106 static struct rk_iommu_domain
*to_rk_domain(struct iommu_domain
*dom
)
108 return container_of(dom
, struct rk_iommu_domain
, domain
);
112 * Inspired by _wait_for in intel_drv.h
113 * This is NOT safe for use in interrupt context.
115 * Note that it's important that we check the condition again after having
116 * timed out, since the timeout could be due to preemption or similar and
117 * we've never had a chance to check the condition before the timeout.
119 #define rk_wait_for(COND, MS) ({ \
120 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
123 if (time_after(jiffies, timeout__)) { \
124 ret__ = (COND) ? 0 : -ETIMEDOUT; \
127 usleep_range(50, 100); \
133 * The Rockchip rk3288 iommu uses a 2-level page table.
134 * The first level is the "Directory Table" (DT).
135 * The DT consists of 1024 4-byte Directory Table Entries (DTEs), each pointing
137 * The second level is the 1024 Page Tables (PT).
138 * Each PT consists of 1024 4-byte Page Table Entries (PTEs), each pointing to
139 * a 4 KB page of physical memory.
141 * The DT and each PT fits in a single 4 KB page (4-bytes * 1024 entries).
142 * Each iommu device has a MMU_DTE_ADDR register that contains the physical
143 * address of the start of the DT page.
145 * The structure of the page table is as follows:
148 * MMU_DTE_ADDR -> +-----+
154 * | | | PTE | -> +-----+
155 * +-----+ +-----+ | |
165 * Each DTE has a PT address and a valid bit:
166 * +---------------------+-----------+-+
167 * | PT address | Reserved |V|
168 * +---------------------+-----------+-+
169 * 31:12 - PT address (PTs always starts on a 4 KB boundary)
171 * 0 - 1 if PT @ PT address is valid
173 #define RK_DTE_PT_ADDRESS_MASK 0xfffff000
174 #define RK_DTE_PT_VALID BIT(0)
176 static inline phys_addr_t
rk_dte_pt_address(u32 dte
)
178 return (phys_addr_t
)dte
& RK_DTE_PT_ADDRESS_MASK
;
181 static inline bool rk_dte_is_pt_valid(u32 dte
)
183 return dte
& RK_DTE_PT_VALID
;
186 static u32
rk_mk_dte(u32
*pt
)
188 phys_addr_t pt_phys
= virt_to_phys(pt
);
189 return (pt_phys
& RK_DTE_PT_ADDRESS_MASK
) | RK_DTE_PT_VALID
;
193 * Each PTE has a Page address, some flags and a valid bit:
194 * +---------------------+---+-------+-+
195 * | Page address |Rsv| Flags |V|
196 * +---------------------+---+-------+-+
197 * 31:12 - Page address (Pages always start on a 4 KB boundary)
200 * 8 - Read allocate - allocate cache space on read misses
201 * 7 - Read cache - enable cache & prefetch of data
202 * 6 - Write buffer - enable delaying writes on their way to memory
203 * 5 - Write allocate - allocate cache space on write misses
204 * 4 - Write cache - different writes can be merged together
205 * 3 - Override cache attributes
206 * if 1, bits 4-8 control cache attributes
207 * if 0, the system bus defaults are used
210 * 0 - 1 if Page @ Page address is valid
212 #define RK_PTE_PAGE_ADDRESS_MASK 0xfffff000
213 #define RK_PTE_PAGE_FLAGS_MASK 0x000001fe
214 #define RK_PTE_PAGE_WRITABLE BIT(2)
215 #define RK_PTE_PAGE_READABLE BIT(1)
216 #define RK_PTE_PAGE_VALID BIT(0)
218 static inline phys_addr_t
rk_pte_page_address(u32 pte
)
220 return (phys_addr_t
)pte
& RK_PTE_PAGE_ADDRESS_MASK
;
223 static inline bool rk_pte_is_page_valid(u32 pte
)
225 return pte
& RK_PTE_PAGE_VALID
;
228 /* TODO: set cache flags per prot IOMMU_CACHE */
229 static u32
rk_mk_pte(phys_addr_t page
, int prot
)
232 flags
|= (prot
& IOMMU_READ
) ? RK_PTE_PAGE_READABLE
: 0;
233 flags
|= (prot
& IOMMU_WRITE
) ? RK_PTE_PAGE_WRITABLE
: 0;
234 page
&= RK_PTE_PAGE_ADDRESS_MASK
;
235 return page
| flags
| RK_PTE_PAGE_VALID
;
238 static u32
rk_mk_pte_invalid(u32 pte
)
240 return pte
& ~RK_PTE_PAGE_VALID
;
244 * rk3288 iova (IOMMU Virtual Address) format
246 * +-----------+-----------+-------------+
247 * | DTE index | PTE index | Page offset |
248 * +-----------+-----------+-------------+
249 * 31:22 - DTE index - index of DTE in DT
250 * 21:12 - PTE index - index of PTE in PT @ DTE.pt_address
251 * 11: 0 - Page offset - offset into page @ PTE.page_address
253 #define RK_IOVA_DTE_MASK 0xffc00000
254 #define RK_IOVA_DTE_SHIFT 22
255 #define RK_IOVA_PTE_MASK 0x003ff000
256 #define RK_IOVA_PTE_SHIFT 12
257 #define RK_IOVA_PAGE_MASK 0x00000fff
258 #define RK_IOVA_PAGE_SHIFT 0
260 static u32
rk_iova_dte_index(dma_addr_t iova
)
262 return (u32
)(iova
& RK_IOVA_DTE_MASK
) >> RK_IOVA_DTE_SHIFT
;
265 static u32
rk_iova_pte_index(dma_addr_t iova
)
267 return (u32
)(iova
& RK_IOVA_PTE_MASK
) >> RK_IOVA_PTE_SHIFT
;
270 static u32
rk_iova_page_offset(dma_addr_t iova
)
272 return (u32
)(iova
& RK_IOVA_PAGE_MASK
) >> RK_IOVA_PAGE_SHIFT
;
275 static u32
rk_iommu_read(void __iomem
*base
, u32 offset
)
277 return readl(base
+ offset
);
280 static void rk_iommu_write(void __iomem
*base
, u32 offset
, u32 value
)
282 writel(value
, base
+ offset
);
285 static void rk_iommu_command(struct rk_iommu
*iommu
, u32 command
)
289 for (i
= 0; i
< iommu
->num_mmu
; i
++)
290 writel(command
, iommu
->bases
[i
] + RK_MMU_COMMAND
);
293 static void rk_iommu_base_command(void __iomem
*base
, u32 command
)
295 writel(command
, base
+ RK_MMU_COMMAND
);
297 static void rk_iommu_zap_lines(struct rk_iommu
*iommu
, dma_addr_t iova
,
302 dma_addr_t iova_end
= iova
+ size
;
304 * TODO(djkurtz): Figure out when it is more efficient to shootdown the
305 * entire iotlb rather than iterate over individual iovas.
307 for (i
= 0; i
< iommu
->num_mmu
; i
++)
308 for (; iova
< iova_end
; iova
+= SPAGE_SIZE
)
309 rk_iommu_write(iommu
->bases
[i
], RK_MMU_ZAP_ONE_LINE
, iova
);
312 static bool rk_iommu_is_stall_active(struct rk_iommu
*iommu
)
317 for (i
= 0; i
< iommu
->num_mmu
; i
++)
318 active
&= !!(rk_iommu_read(iommu
->bases
[i
], RK_MMU_STATUS
) &
319 RK_MMU_STATUS_STALL_ACTIVE
);
324 static bool rk_iommu_is_paging_enabled(struct rk_iommu
*iommu
)
329 for (i
= 0; i
< iommu
->num_mmu
; i
++)
330 enable
&= !!(rk_iommu_read(iommu
->bases
[i
], RK_MMU_STATUS
) &
331 RK_MMU_STATUS_PAGING_ENABLED
);
336 static int rk_iommu_enable_stall(struct rk_iommu
*iommu
)
340 if (rk_iommu_is_stall_active(iommu
))
343 /* Stall can only be enabled if paging is enabled */
344 if (!rk_iommu_is_paging_enabled(iommu
))
347 rk_iommu_command(iommu
, RK_MMU_CMD_ENABLE_STALL
);
349 ret
= rk_wait_for(rk_iommu_is_stall_active(iommu
), 1);
351 for (i
= 0; i
< iommu
->num_mmu
; i
++)
352 dev_err(iommu
->dev
, "Enable stall request timed out, status: %#08x\n",
353 rk_iommu_read(iommu
->bases
[i
], RK_MMU_STATUS
));
358 static int rk_iommu_disable_stall(struct rk_iommu
*iommu
)
362 if (!rk_iommu_is_stall_active(iommu
))
365 rk_iommu_command(iommu
, RK_MMU_CMD_DISABLE_STALL
);
367 ret
= rk_wait_for(!rk_iommu_is_stall_active(iommu
), 1);
369 for (i
= 0; i
< iommu
->num_mmu
; i
++)
370 dev_err(iommu
->dev
, "Disable stall request timed out, status: %#08x\n",
371 rk_iommu_read(iommu
->bases
[i
], RK_MMU_STATUS
));
376 static int rk_iommu_enable_paging(struct rk_iommu
*iommu
)
380 if (rk_iommu_is_paging_enabled(iommu
))
383 rk_iommu_command(iommu
, RK_MMU_CMD_ENABLE_PAGING
);
385 ret
= rk_wait_for(rk_iommu_is_paging_enabled(iommu
), 1);
387 for (i
= 0; i
< iommu
->num_mmu
; i
++)
388 dev_err(iommu
->dev
, "Enable paging request timed out, status: %#08x\n",
389 rk_iommu_read(iommu
->bases
[i
], RK_MMU_STATUS
));
394 static int rk_iommu_disable_paging(struct rk_iommu
*iommu
)
398 if (!rk_iommu_is_paging_enabled(iommu
))
401 rk_iommu_command(iommu
, RK_MMU_CMD_DISABLE_PAGING
);
403 ret
= rk_wait_for(!rk_iommu_is_paging_enabled(iommu
), 1);
405 for (i
= 0; i
< iommu
->num_mmu
; i
++)
406 dev_err(iommu
->dev
, "Disable paging request timed out, status: %#08x\n",
407 rk_iommu_read(iommu
->bases
[i
], RK_MMU_STATUS
));
412 static int rk_iommu_force_reset(struct rk_iommu
*iommu
)
418 * Check if register DTE_ADDR is working by writing DTE_ADDR_DUMMY
419 * and verifying that upper 5 nybbles are read back.
421 for (i
= 0; i
< iommu
->num_mmu
; i
++) {
422 rk_iommu_write(iommu
->bases
[i
], RK_MMU_DTE_ADDR
, DTE_ADDR_DUMMY
);
424 dte_addr
= rk_iommu_read(iommu
->bases
[i
], RK_MMU_DTE_ADDR
);
425 if (dte_addr
!= (DTE_ADDR_DUMMY
& RK_DTE_PT_ADDRESS_MASK
)) {
426 dev_err(iommu
->dev
, "Error during raw reset. MMU_DTE_ADDR is not functioning\n");
431 rk_iommu_command(iommu
, RK_MMU_CMD_FORCE_RESET
);
433 for (i
= 0; i
< iommu
->num_mmu
; i
++) {
434 ret
= rk_wait_for(rk_iommu_read(iommu
->bases
[i
], RK_MMU_DTE_ADDR
) == 0x00000000,
435 FORCE_RESET_TIMEOUT
);
437 dev_err(iommu
->dev
, "FORCE_RESET command timed out\n");
445 static void log_iova(struct rk_iommu
*iommu
, int index
, dma_addr_t iova
)
447 void __iomem
*base
= iommu
->bases
[index
];
448 u32 dte_index
, pte_index
, page_offset
;
450 phys_addr_t mmu_dte_addr_phys
, dte_addr_phys
;
453 phys_addr_t pte_addr_phys
= 0;
454 u32
*pte_addr
= NULL
;
456 phys_addr_t page_addr_phys
= 0;
459 dte_index
= rk_iova_dte_index(iova
);
460 pte_index
= rk_iova_pte_index(iova
);
461 page_offset
= rk_iova_page_offset(iova
);
463 mmu_dte_addr
= rk_iommu_read(base
, RK_MMU_DTE_ADDR
);
464 mmu_dte_addr_phys
= (phys_addr_t
)mmu_dte_addr
;
466 dte_addr_phys
= mmu_dte_addr_phys
+ (4 * dte_index
);
467 dte_addr
= phys_to_virt(dte_addr_phys
);
470 if (!rk_dte_is_pt_valid(dte
))
473 pte_addr_phys
= rk_dte_pt_address(dte
) + (pte_index
* 4);
474 pte_addr
= phys_to_virt(pte_addr_phys
);
477 if (!rk_pte_is_page_valid(pte
))
480 page_addr_phys
= rk_pte_page_address(pte
) + page_offset
;
481 page_flags
= pte
& RK_PTE_PAGE_FLAGS_MASK
;
484 dev_err(iommu
->dev
, "iova = %pad: dte_index: %#03x pte_index: %#03x page_offset: %#03x\n",
485 &iova
, dte_index
, pte_index
, page_offset
);
486 dev_err(iommu
->dev
, "mmu_dte_addr: %pa dte@%pa: %#08x valid: %u pte@%pa: %#08x valid: %u page@%pa flags: %#03x\n",
487 &mmu_dte_addr_phys
, &dte_addr_phys
, dte
,
488 rk_dte_is_pt_valid(dte
), &pte_addr_phys
, pte
,
489 rk_pte_is_page_valid(pte
), &page_addr_phys
, page_flags
);
492 static irqreturn_t
rk_iommu_irq(int irq
, void *dev_id
)
494 struct rk_iommu
*iommu
= dev_id
;
498 irqreturn_t ret
= IRQ_NONE
;
501 for (i
= 0; i
< iommu
->num_mmu
; i
++) {
502 int_status
= rk_iommu_read(iommu
->bases
[i
], RK_MMU_INT_STATUS
);
507 iova
= rk_iommu_read(iommu
->bases
[i
], RK_MMU_PAGE_FAULT_ADDR
);
509 if (int_status
& RK_MMU_IRQ_PAGE_FAULT
) {
512 status
= rk_iommu_read(iommu
->bases
[i
], RK_MMU_STATUS
);
513 flags
= (status
& RK_MMU_STATUS_PAGE_FAULT_IS_WRITE
) ?
514 IOMMU_FAULT_WRITE
: IOMMU_FAULT_READ
;
516 dev_err(iommu
->dev
, "Page fault at %pad of type %s\n",
518 (flags
== IOMMU_FAULT_WRITE
) ? "write" : "read");
520 log_iova(iommu
, i
, iova
);
523 * Report page fault to any installed handlers.
524 * Ignore the return code, though, since we always zap cache
525 * and clear the page fault anyway.
528 report_iommu_fault(iommu
->domain
, iommu
->dev
, iova
,
531 dev_err(iommu
->dev
, "Page fault while iommu not attached to domain?\n");
533 rk_iommu_base_command(iommu
->bases
[i
], RK_MMU_CMD_ZAP_CACHE
);
534 rk_iommu_base_command(iommu
->bases
[i
], RK_MMU_CMD_PAGE_FAULT_DONE
);
537 if (int_status
& RK_MMU_IRQ_BUS_ERROR
)
538 dev_err(iommu
->dev
, "BUS_ERROR occurred at %pad\n", &iova
);
540 if (int_status
& ~RK_MMU_IRQ_MASK
)
541 dev_err(iommu
->dev
, "unexpected int_status: %#08x\n",
544 rk_iommu_write(iommu
->bases
[i
], RK_MMU_INT_CLEAR
, int_status
);
550 static phys_addr_t
rk_iommu_iova_to_phys(struct iommu_domain
*domain
,
553 struct rk_iommu_domain
*rk_domain
= to_rk_domain(domain
);
555 phys_addr_t pt_phys
, phys
= 0;
559 spin_lock_irqsave(&rk_domain
->dt_lock
, flags
);
561 dte
= rk_domain
->dt
[rk_iova_dte_index(iova
)];
562 if (!rk_dte_is_pt_valid(dte
))
565 pt_phys
= rk_dte_pt_address(dte
);
566 page_table
= (u32
*)phys_to_virt(pt_phys
);
567 pte
= page_table
[rk_iova_pte_index(iova
)];
568 if (!rk_pte_is_page_valid(pte
))
571 phys
= rk_pte_page_address(pte
) + rk_iova_page_offset(iova
);
573 spin_unlock_irqrestore(&rk_domain
->dt_lock
, flags
);
578 static void rk_iommu_zap_iova(struct rk_iommu_domain
*rk_domain
,
579 dma_addr_t iova
, size_t size
)
581 struct list_head
*pos
;
584 /* shootdown these iova from all iommus using this domain */
585 spin_lock_irqsave(&rk_domain
->iommus_lock
, flags
);
586 list_for_each(pos
, &rk_domain
->iommus
) {
587 struct rk_iommu
*iommu
;
588 iommu
= list_entry(pos
, struct rk_iommu
, node
);
589 rk_iommu_zap_lines(iommu
, iova
, size
);
591 spin_unlock_irqrestore(&rk_domain
->iommus_lock
, flags
);
594 static void rk_iommu_zap_iova_first_last(struct rk_iommu_domain
*rk_domain
,
595 dma_addr_t iova
, size_t size
)
597 rk_iommu_zap_iova(rk_domain
, iova
, SPAGE_SIZE
);
598 if (size
> SPAGE_SIZE
)
599 rk_iommu_zap_iova(rk_domain
, iova
+ size
- SPAGE_SIZE
,
603 static u32
*rk_dte_get_page_table(struct rk_iommu_domain
*rk_domain
,
606 u32
*page_table
, *dte_addr
;
610 assert_spin_locked(&rk_domain
->dt_lock
);
612 dte_addr
= &rk_domain
->dt
[rk_iova_dte_index(iova
)];
614 if (rk_dte_is_pt_valid(dte
))
617 page_table
= (u32
*)get_zeroed_page(GFP_ATOMIC
| GFP_DMA32
);
619 return ERR_PTR(-ENOMEM
);
621 dte
= rk_mk_dte(page_table
);
624 rk_table_flush(page_table
, NUM_PT_ENTRIES
);
625 rk_table_flush(dte_addr
, 1);
628 pt_phys
= rk_dte_pt_address(dte
);
629 return (u32
*)phys_to_virt(pt_phys
);
632 static size_t rk_iommu_unmap_iova(struct rk_iommu_domain
*rk_domain
,
633 u32
*pte_addr
, dma_addr_t iova
, size_t size
)
635 unsigned int pte_count
;
636 unsigned int pte_total
= size
/ SPAGE_SIZE
;
638 assert_spin_locked(&rk_domain
->dt_lock
);
640 for (pte_count
= 0; pte_count
< pte_total
; pte_count
++) {
641 u32 pte
= pte_addr
[pte_count
];
642 if (!rk_pte_is_page_valid(pte
))
645 pte_addr
[pte_count
] = rk_mk_pte_invalid(pte
);
648 rk_table_flush(pte_addr
, pte_count
);
650 return pte_count
* SPAGE_SIZE
;
653 static int rk_iommu_map_iova(struct rk_iommu_domain
*rk_domain
, u32
*pte_addr
,
654 dma_addr_t iova
, phys_addr_t paddr
, size_t size
,
657 unsigned int pte_count
;
658 unsigned int pte_total
= size
/ SPAGE_SIZE
;
659 phys_addr_t page_phys
;
661 assert_spin_locked(&rk_domain
->dt_lock
);
663 for (pte_count
= 0; pte_count
< pte_total
; pte_count
++) {
664 u32 pte
= pte_addr
[pte_count
];
666 if (rk_pte_is_page_valid(pte
))
669 pte_addr
[pte_count
] = rk_mk_pte(paddr
, prot
);
674 rk_table_flush(pte_addr
, pte_count
);
677 * Zap the first and last iova to evict from iotlb any previously
678 * mapped cachelines holding stale values for its dte and pte.
679 * We only zap the first and last iova, since only they could have
680 * dte or pte shared with an existing mapping.
682 rk_iommu_zap_iova_first_last(rk_domain
, iova
, size
);
686 /* Unmap the range of iovas that we just mapped */
687 rk_iommu_unmap_iova(rk_domain
, pte_addr
, iova
, pte_count
* SPAGE_SIZE
);
689 iova
+= pte_count
* SPAGE_SIZE
;
690 page_phys
= rk_pte_page_address(pte_addr
[pte_count
]);
691 pr_err("iova: %pad already mapped to %pa cannot remap to phys: %pa prot: %#x\n",
692 &iova
, &page_phys
, &paddr
, prot
);
697 static int rk_iommu_map(struct iommu_domain
*domain
, unsigned long _iova
,
698 phys_addr_t paddr
, size_t size
, int prot
)
700 struct rk_iommu_domain
*rk_domain
= to_rk_domain(domain
);
702 dma_addr_t iova
= (dma_addr_t
)_iova
;
703 u32
*page_table
, *pte_addr
;
706 spin_lock_irqsave(&rk_domain
->dt_lock
, flags
);
709 * pgsize_bitmap specifies iova sizes that fit in one page table
710 * (1024 4-KiB pages = 4 MiB).
711 * So, size will always be 4096 <= size <= 4194304.
712 * Since iommu_map() guarantees that both iova and size will be
713 * aligned, we will always only be mapping from a single dte here.
715 page_table
= rk_dte_get_page_table(rk_domain
, iova
);
716 if (IS_ERR(page_table
)) {
717 spin_unlock_irqrestore(&rk_domain
->dt_lock
, flags
);
718 return PTR_ERR(page_table
);
721 pte_addr
= &page_table
[rk_iova_pte_index(iova
)];
722 ret
= rk_iommu_map_iova(rk_domain
, pte_addr
, iova
, paddr
, size
, prot
);
723 spin_unlock_irqrestore(&rk_domain
->dt_lock
, flags
);
728 static size_t rk_iommu_unmap(struct iommu_domain
*domain
, unsigned long _iova
,
731 struct rk_iommu_domain
*rk_domain
= to_rk_domain(domain
);
733 dma_addr_t iova
= (dma_addr_t
)_iova
;
739 spin_lock_irqsave(&rk_domain
->dt_lock
, flags
);
742 * pgsize_bitmap specifies iova sizes that fit in one page table
743 * (1024 4-KiB pages = 4 MiB).
744 * So, size will always be 4096 <= size <= 4194304.
745 * Since iommu_unmap() guarantees that both iova and size will be
746 * aligned, we will always only be unmapping from a single dte here.
748 dte
= rk_domain
->dt
[rk_iova_dte_index(iova
)];
749 /* Just return 0 if iova is unmapped */
750 if (!rk_dte_is_pt_valid(dte
)) {
751 spin_unlock_irqrestore(&rk_domain
->dt_lock
, flags
);
755 pt_phys
= rk_dte_pt_address(dte
);
756 pte_addr
= (u32
*)phys_to_virt(pt_phys
) + rk_iova_pte_index(iova
);
757 unmap_size
= rk_iommu_unmap_iova(rk_domain
, pte_addr
, iova
, size
);
759 spin_unlock_irqrestore(&rk_domain
->dt_lock
, flags
);
761 /* Shootdown iotlb entries for iova range that was just unmapped */
762 rk_iommu_zap_iova(rk_domain
, iova
, unmap_size
);
767 static struct rk_iommu
*rk_iommu_from_dev(struct device
*dev
)
769 struct iommu_group
*group
;
770 struct device
*iommu_dev
;
771 struct rk_iommu
*rk_iommu
;
773 group
= iommu_group_get(dev
);
776 iommu_dev
= iommu_group_get_iommudata(group
);
777 rk_iommu
= dev_get_drvdata(iommu_dev
);
778 iommu_group_put(group
);
783 static int rk_iommu_attach_device(struct iommu_domain
*domain
,
786 struct rk_iommu
*iommu
;
787 struct rk_iommu_domain
*rk_domain
= to_rk_domain(domain
);
790 phys_addr_t dte_addr
;
793 * Allow 'virtual devices' (e.g., drm) to attach to domain.
794 * Such a device does not belong to an iommu group.
796 iommu
= rk_iommu_from_dev(dev
);
800 ret
= rk_iommu_enable_stall(iommu
);
804 ret
= rk_iommu_force_reset(iommu
);
808 iommu
->domain
= domain
;
810 ret
= devm_request_irq(dev
, iommu
->irq
, rk_iommu_irq
,
811 IRQF_SHARED
, dev_name(dev
), iommu
);
815 dte_addr
= virt_to_phys(rk_domain
->dt
);
816 for (i
= 0; i
< iommu
->num_mmu
; i
++) {
817 rk_iommu_write(iommu
->bases
[i
], RK_MMU_DTE_ADDR
, dte_addr
);
818 rk_iommu_command(iommu
->bases
[i
], RK_MMU_CMD_ZAP_CACHE
);
819 rk_iommu_write(iommu
->bases
[i
], RK_MMU_INT_MASK
, RK_MMU_IRQ_MASK
);
822 ret
= rk_iommu_enable_paging(iommu
);
826 spin_lock_irqsave(&rk_domain
->iommus_lock
, flags
);
827 list_add_tail(&iommu
->node
, &rk_domain
->iommus
);
828 spin_unlock_irqrestore(&rk_domain
->iommus_lock
, flags
);
830 dev_dbg(dev
, "Attached to iommu domain\n");
832 rk_iommu_disable_stall(iommu
);
837 static void rk_iommu_detach_device(struct iommu_domain
*domain
,
840 struct rk_iommu
*iommu
;
841 struct rk_iommu_domain
*rk_domain
= to_rk_domain(domain
);
845 /* Allow 'virtual devices' (eg drm) to detach from domain */
846 iommu
= rk_iommu_from_dev(dev
);
850 spin_lock_irqsave(&rk_domain
->iommus_lock
, flags
);
851 list_del_init(&iommu
->node
);
852 spin_unlock_irqrestore(&rk_domain
->iommus_lock
, flags
);
854 /* Ignore error while disabling, just keep going */
855 rk_iommu_enable_stall(iommu
);
856 rk_iommu_disable_paging(iommu
);
857 for (i
= 0; i
< iommu
->num_mmu
; i
++) {
858 rk_iommu_write(iommu
->bases
[i
], RK_MMU_INT_MASK
, 0);
859 rk_iommu_write(iommu
->bases
[i
], RK_MMU_DTE_ADDR
, 0);
861 rk_iommu_disable_stall(iommu
);
863 devm_free_irq(dev
, iommu
->irq
, iommu
);
865 iommu
->domain
= NULL
;
867 dev_dbg(dev
, "Detached from iommu domain\n");
870 static struct iommu_domain
*rk_iommu_domain_alloc(unsigned type
)
872 struct rk_iommu_domain
*rk_domain
;
874 if (type
!= IOMMU_DOMAIN_UNMANAGED
)
877 rk_domain
= kzalloc(sizeof(*rk_domain
), GFP_KERNEL
);
882 * rk32xx iommus use a 2 level pagetable.
883 * Each level1 (dt) and level2 (pt) table has 1024 4-byte entries.
884 * Allocate one 4 KiB page for each table.
886 rk_domain
->dt
= (u32
*)get_zeroed_page(GFP_KERNEL
| GFP_DMA32
);
890 rk_table_flush(rk_domain
->dt
, NUM_DT_ENTRIES
);
892 spin_lock_init(&rk_domain
->iommus_lock
);
893 spin_lock_init(&rk_domain
->dt_lock
);
894 INIT_LIST_HEAD(&rk_domain
->iommus
);
896 return &rk_domain
->domain
;
903 static void rk_iommu_domain_free(struct iommu_domain
*domain
)
905 struct rk_iommu_domain
*rk_domain
= to_rk_domain(domain
);
908 WARN_ON(!list_empty(&rk_domain
->iommus
));
910 for (i
= 0; i
< NUM_DT_ENTRIES
; i
++) {
911 u32 dte
= rk_domain
->dt
[i
];
912 if (rk_dte_is_pt_valid(dte
)) {
913 phys_addr_t pt_phys
= rk_dte_pt_address(dte
);
914 u32
*page_table
= phys_to_virt(pt_phys
);
915 free_page((unsigned long)page_table
);
919 free_page((unsigned long)rk_domain
->dt
);
923 static bool rk_iommu_is_dev_iommu_master(struct device
*dev
)
925 struct device_node
*np
= dev
->of_node
;
929 * An iommu master has an iommus property containing a list of phandles
930 * to iommu nodes, each with an #iommu-cells property with value 0.
932 ret
= of_count_phandle_with_args(np
, "iommus", "#iommu-cells");
936 static int rk_iommu_group_set_iommudata(struct iommu_group
*group
,
939 struct device_node
*np
= dev
->of_node
;
940 struct platform_device
*pd
;
942 struct of_phandle_args args
;
945 * An iommu master has an iommus property containing a list of phandles
946 * to iommu nodes, each with an #iommu-cells property with value 0.
948 ret
= of_parse_phandle_with_args(np
, "iommus", "#iommu-cells", 0,
951 dev_err(dev
, "of_parse_phandle_with_args(%s) => %d\n",
955 if (args
.args_count
!= 0) {
956 dev_err(dev
, "incorrect number of iommu params found for %s (found %d, expected 0)\n",
957 args
.np
->full_name
, args
.args_count
);
961 pd
= of_find_device_by_node(args
.np
);
962 of_node_put(args
.np
);
964 dev_err(dev
, "iommu %s not found\n", args
.np
->full_name
);
965 return -EPROBE_DEFER
;
968 /* TODO(djkurtz): handle multiple slave iommus for a single master */
969 iommu_group_set_iommudata(group
, &pd
->dev
, NULL
);
974 static int rk_iommu_add_device(struct device
*dev
)
976 struct iommu_group
*group
;
979 if (!rk_iommu_is_dev_iommu_master(dev
))
982 group
= iommu_group_get(dev
);
984 group
= iommu_group_alloc();
986 dev_err(dev
, "Failed to allocate IOMMU group\n");
987 return PTR_ERR(group
);
991 ret
= iommu_group_add_device(group
, dev
);
995 ret
= rk_iommu_group_set_iommudata(group
, dev
);
997 goto err_remove_device
;
999 iommu_group_put(group
);
1004 iommu_group_remove_device(dev
);
1006 iommu_group_put(group
);
1010 static void rk_iommu_remove_device(struct device
*dev
)
1012 if (!rk_iommu_is_dev_iommu_master(dev
))
1015 iommu_group_remove_device(dev
);
1018 static const struct iommu_ops rk_iommu_ops
= {
1019 .domain_alloc
= rk_iommu_domain_alloc
,
1020 .domain_free
= rk_iommu_domain_free
,
1021 .attach_dev
= rk_iommu_attach_device
,
1022 .detach_dev
= rk_iommu_detach_device
,
1023 .map
= rk_iommu_map
,
1024 .unmap
= rk_iommu_unmap
,
1025 .add_device
= rk_iommu_add_device
,
1026 .remove_device
= rk_iommu_remove_device
,
1027 .iova_to_phys
= rk_iommu_iova_to_phys
,
1028 .pgsize_bitmap
= RK_IOMMU_PGSIZE_BITMAP
,
1031 static int rk_iommu_probe(struct platform_device
*pdev
)
1033 struct device
*dev
= &pdev
->dev
;
1034 struct rk_iommu
*iommu
;
1035 struct resource
*res
;
1038 iommu
= devm_kzalloc(dev
, sizeof(*iommu
), GFP_KERNEL
);
1042 platform_set_drvdata(pdev
, iommu
);
1045 iommu
->bases
= devm_kzalloc(dev
, sizeof(*iommu
->bases
) * iommu
->num_mmu
,
1050 for (i
= 0; i
< pdev
->num_resources
; i
++) {
1051 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, i
);
1052 iommu
->bases
[i
] = devm_ioremap_resource(&pdev
->dev
, res
);
1053 if (IS_ERR(iommu
->bases
[i
]))
1057 if (iommu
->num_mmu
== 0)
1058 return PTR_ERR(iommu
->bases
[0]);
1060 iommu
->irq
= platform_get_irq(pdev
, 0);
1061 if (iommu
->irq
< 0) {
1062 dev_err(dev
, "Failed to get IRQ, %d\n", iommu
->irq
);
1069 static int rk_iommu_remove(struct platform_device
*pdev
)
1074 static const struct of_device_id rk_iommu_dt_ids
[] = {
1075 { .compatible
= "rockchip,iommu" },
1078 MODULE_DEVICE_TABLE(of
, rk_iommu_dt_ids
);
1080 static struct platform_driver rk_iommu_driver
= {
1081 .probe
= rk_iommu_probe
,
1082 .remove
= rk_iommu_remove
,
1085 .of_match_table
= rk_iommu_dt_ids
,
1089 static int __init
rk_iommu_init(void)
1091 struct device_node
*np
;
1094 np
= of_find_matching_node(NULL
, rk_iommu_dt_ids
);
1100 ret
= bus_set_iommu(&platform_bus_type
, &rk_iommu_ops
);
1104 return platform_driver_register(&rk_iommu_driver
);
1106 static void __exit
rk_iommu_exit(void)
1108 platform_driver_unregister(&rk_iommu_driver
);
1111 subsys_initcall(rk_iommu_init
);
1112 module_exit(rk_iommu_exit
);
1114 MODULE_DESCRIPTION("IOMMU API for Rockchip");
1115 MODULE_AUTHOR("Simon Xue <xxm@rock-chips.com> and Daniel Kurtz <djkurtz@chromium.org>");
1116 MODULE_ALIAS("platform:rockchip-iommu");
1117 MODULE_LICENSE("GPL v2");