1 /******************************************************************************
3 * Copyright(c) 2009-2012 Realtek Corporation.
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
26 * Larry Finger <Larry.Finger@lwfinger.net>
28 *****************************************************************************/
30 #include <linux/export.h>
31 #include "dm_common.h"
32 #include "phy_common.h"
37 #define BT_RSSI_STATE_NORMAL_POWER BIT_OFFSET_LEN_MASK_32(0, 1)
38 #define BT_RSSI_STATE_AMDPU_OFF BIT_OFFSET_LEN_MASK_32(1, 1)
39 #define BT_RSSI_STATE_SPECIAL_LOW BIT_OFFSET_LEN_MASK_32(2, 1)
40 #define BT_RSSI_STATE_BG_EDCA_LOW BIT_OFFSET_LEN_MASK_32(3, 1)
41 #define BT_RSSI_STATE_TXPOWER_LOW BIT_OFFSET_LEN_MASK_32(4, 1)
42 #define BT_MASK 0x00ffffff
44 #define RTLPRIV (struct rtl_priv *)
45 #define GET_UNDECORATED_AVERAGE_RSSI(_priv) \
46 ((RTLPRIV(_priv))->mac80211.opmode == \
47 NL80211_IFTYPE_ADHOC) ? \
48 ((RTLPRIV(_priv))->dm.entry_min_undec_sm_pwdb) : \
49 ((RTLPRIV(_priv))->dm.undec_sm_pwdb)
51 static const u32 ofdmswing_table
[OFDM_TABLE_SIZE
] = {
91 static const u8 cckswing_table_ch1ch13
[CCK_TABLE_SIZE
][8] = {
92 {0x36, 0x35, 0x2e, 0x25, 0x1c, 0x12, 0x09, 0x04},
93 {0x33, 0x32, 0x2b, 0x23, 0x1a, 0x11, 0x08, 0x04},
94 {0x30, 0x2f, 0x29, 0x21, 0x19, 0x10, 0x08, 0x03},
95 {0x2d, 0x2d, 0x27, 0x1f, 0x18, 0x0f, 0x08, 0x03},
96 {0x2b, 0x2a, 0x25, 0x1e, 0x16, 0x0e, 0x07, 0x03},
97 {0x28, 0x28, 0x22, 0x1c, 0x15, 0x0d, 0x07, 0x03},
98 {0x26, 0x25, 0x21, 0x1b, 0x14, 0x0d, 0x06, 0x03},
99 {0x24, 0x23, 0x1f, 0x19, 0x13, 0x0c, 0x06, 0x03},
100 {0x22, 0x21, 0x1d, 0x18, 0x11, 0x0b, 0x06, 0x02},
101 {0x20, 0x20, 0x1b, 0x16, 0x11, 0x08, 0x05, 0x02},
102 {0x1f, 0x1e, 0x1a, 0x15, 0x10, 0x0a, 0x05, 0x02},
103 {0x1d, 0x1c, 0x18, 0x14, 0x0f, 0x0a, 0x05, 0x02},
104 {0x1b, 0x1a, 0x17, 0x13, 0x0e, 0x09, 0x04, 0x02},
105 {0x1a, 0x19, 0x16, 0x12, 0x0d, 0x09, 0x04, 0x02},
106 {0x18, 0x17, 0x15, 0x11, 0x0c, 0x08, 0x04, 0x02},
107 {0x17, 0x16, 0x13, 0x10, 0x0c, 0x08, 0x04, 0x02},
108 {0x16, 0x15, 0x12, 0x0f, 0x0b, 0x07, 0x04, 0x01},
109 {0x14, 0x14, 0x11, 0x0e, 0x0b, 0x07, 0x03, 0x02},
110 {0x13, 0x13, 0x10, 0x0d, 0x0a, 0x06, 0x03, 0x01},
111 {0x12, 0x12, 0x0f, 0x0c, 0x09, 0x06, 0x03, 0x01},
112 {0x11, 0x11, 0x0f, 0x0c, 0x09, 0x06, 0x03, 0x01},
113 {0x10, 0x10, 0x0e, 0x0b, 0x08, 0x05, 0x03, 0x01},
114 {0x0f, 0x0f, 0x0d, 0x0b, 0x08, 0x05, 0x03, 0x01},
115 {0x0e, 0x0e, 0x0c, 0x0a, 0x08, 0x05, 0x02, 0x01},
116 {0x0d, 0x0d, 0x0c, 0x0a, 0x07, 0x05, 0x02, 0x01},
117 {0x0d, 0x0c, 0x0b, 0x09, 0x07, 0x04, 0x02, 0x01},
118 {0x0c, 0x0c, 0x0a, 0x09, 0x06, 0x04, 0x02, 0x01},
119 {0x0b, 0x0b, 0x0a, 0x08, 0x06, 0x04, 0x02, 0x01},
120 {0x0b, 0x0a, 0x09, 0x08, 0x06, 0x04, 0x02, 0x01},
121 {0x0a, 0x0a, 0x09, 0x07, 0x05, 0x03, 0x02, 0x01},
122 {0x0a, 0x09, 0x08, 0x07, 0x05, 0x03, 0x02, 0x01},
123 {0x09, 0x09, 0x08, 0x06, 0x05, 0x03, 0x01, 0x01},
124 {0x09, 0x08, 0x07, 0x06, 0x04, 0x03, 0x01, 0x01}
127 static const u8 cckswing_table_ch14
[CCK_TABLE_SIZE
][8] = {
128 {0x36, 0x35, 0x2e, 0x1b, 0x00, 0x00, 0x00, 0x00},
129 {0x33, 0x32, 0x2b, 0x19, 0x00, 0x00, 0x00, 0x00},
130 {0x30, 0x2f, 0x29, 0x18, 0x00, 0x00, 0x00, 0x00},
131 {0x2d, 0x2d, 0x17, 0x17, 0x00, 0x00, 0x00, 0x00},
132 {0x2b, 0x2a, 0x25, 0x15, 0x00, 0x00, 0x00, 0x00},
133 {0x28, 0x28, 0x24, 0x14, 0x00, 0x00, 0x00, 0x00},
134 {0x26, 0x25, 0x21, 0x13, 0x00, 0x00, 0x00, 0x00},
135 {0x24, 0x23, 0x1f, 0x12, 0x00, 0x00, 0x00, 0x00},
136 {0x22, 0x21, 0x1d, 0x11, 0x00, 0x00, 0x00, 0x00},
137 {0x20, 0x20, 0x1b, 0x10, 0x00, 0x00, 0x00, 0x00},
138 {0x1f, 0x1e, 0x1a, 0x0f, 0x00, 0x00, 0x00, 0x00},
139 {0x1d, 0x1c, 0x18, 0x0e, 0x00, 0x00, 0x00, 0x00},
140 {0x1b, 0x1a, 0x17, 0x0e, 0x00, 0x00, 0x00, 0x00},
141 {0x1a, 0x19, 0x16, 0x0d, 0x00, 0x00, 0x00, 0x00},
142 {0x18, 0x17, 0x15, 0x0c, 0x00, 0x00, 0x00, 0x00},
143 {0x17, 0x16, 0x13, 0x0b, 0x00, 0x00, 0x00, 0x00},
144 {0x16, 0x15, 0x12, 0x0b, 0x00, 0x00, 0x00, 0x00},
145 {0x14, 0x14, 0x11, 0x0a, 0x00, 0x00, 0x00, 0x00},
146 {0x13, 0x13, 0x10, 0x0a, 0x00, 0x00, 0x00, 0x00},
147 {0x12, 0x12, 0x0f, 0x09, 0x00, 0x00, 0x00, 0x00},
148 {0x11, 0x11, 0x0f, 0x09, 0x00, 0x00, 0x00, 0x00},
149 {0x10, 0x10, 0x0e, 0x08, 0x00, 0x00, 0x00, 0x00},
150 {0x0f, 0x0f, 0x0d, 0x08, 0x00, 0x00, 0x00, 0x00},
151 {0x0e, 0x0e, 0x0c, 0x07, 0x00, 0x00, 0x00, 0x00},
152 {0x0d, 0x0d, 0x0c, 0x07, 0x00, 0x00, 0x00, 0x00},
153 {0x0d, 0x0c, 0x0b, 0x06, 0x00, 0x00, 0x00, 0x00},
154 {0x0c, 0x0c, 0x0a, 0x06, 0x00, 0x00, 0x00, 0x00},
155 {0x0b, 0x0b, 0x0a, 0x06, 0x00, 0x00, 0x00, 0x00},
156 {0x0b, 0x0a, 0x09, 0x05, 0x00, 0x00, 0x00, 0x00},
157 {0x0a, 0x0a, 0x09, 0x05, 0x00, 0x00, 0x00, 0x00},
158 {0x0a, 0x09, 0x08, 0x05, 0x00, 0x00, 0x00, 0x00},
159 {0x09, 0x09, 0x08, 0x05, 0x00, 0x00, 0x00, 0x00},
160 {0x09, 0x08, 0x07, 0x04, 0x00, 0x00, 0x00, 0x00}
163 static u32 power_index_reg
[6] = {0xc90, 0xc91, 0xc92, 0xc98, 0xc99, 0xc9a};
165 void dm_restorepowerindex(struct ieee80211_hw
*hw
)
167 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
170 for (index
= 0; index
< 6; index
++)
171 rtl_write_byte(rtlpriv
, power_index_reg
[index
],
172 rtlpriv
->dm
.powerindex_backup
[index
]);
174 EXPORT_SYMBOL_GPL(dm_restorepowerindex
);
176 void dm_writepowerindex(struct ieee80211_hw
*hw
, u8 value
)
178 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
181 for (index
= 0; index
< 6; index
++)
182 rtl_write_byte(rtlpriv
, power_index_reg
[index
], value
);
184 EXPORT_SYMBOL_GPL(dm_writepowerindex
);
186 void dm_savepowerindex(struct ieee80211_hw
*hw
)
188 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
192 for (index
= 0; index
< 6; index
++) {
193 tmp
= rtl_read_byte(rtlpriv
, power_index_reg
[index
]);
194 rtlpriv
->dm
.powerindex_backup
[index
] = tmp
;
197 EXPORT_SYMBOL_GPL(dm_savepowerindex
);
199 static u8
rtl92c_dm_initial_gain_min_pwdb(struct ieee80211_hw
*hw
)
201 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
202 struct dig_t
*dm_digtable
= &rtlpriv
->dm_digtable
;
203 long rssi_val_min
= 0;
205 if ((dm_digtable
->curmultista_cstate
== DIG_MULTISTA_CONNECT
) &&
206 (dm_digtable
->cursta_cstate
== DIG_STA_CONNECT
)) {
207 if (rtlpriv
->dm
.entry_min_undec_sm_pwdb
!= 0)
209 (rtlpriv
->dm
.entry_min_undec_sm_pwdb
>
210 rtlpriv
->dm
.undec_sm_pwdb
) ?
211 rtlpriv
->dm
.undec_sm_pwdb
:
212 rtlpriv
->dm
.entry_min_undec_sm_pwdb
;
214 rssi_val_min
= rtlpriv
->dm
.undec_sm_pwdb
;
215 } else if (dm_digtable
->cursta_cstate
== DIG_STA_CONNECT
||
216 dm_digtable
->cursta_cstate
== DIG_STA_BEFORE_CONNECT
) {
217 rssi_val_min
= rtlpriv
->dm
.undec_sm_pwdb
;
218 } else if (dm_digtable
->curmultista_cstate
== DIG_MULTISTA_CONNECT
) {
219 rssi_val_min
= rtlpriv
->dm
.entry_min_undec_sm_pwdb
;
222 if (rssi_val_min
> 100)
224 return (u8
)rssi_val_min
;
227 static void rtl92c_dm_false_alarm_counter_statistics(struct ieee80211_hw
*hw
)
230 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
231 struct false_alarm_statistics
*falsealm_cnt
= &(rtlpriv
->falsealm_cnt
);
233 ret_value
= rtl_get_bbreg(hw
, ROFDM_PHYCOUNTER1
, MASKDWORD
);
234 falsealm_cnt
->cnt_parity_fail
= ((ret_value
& 0xffff0000) >> 16);
236 ret_value
= rtl_get_bbreg(hw
, ROFDM_PHYCOUNTER2
, MASKDWORD
);
237 falsealm_cnt
->cnt_rate_illegal
= (ret_value
& 0xffff);
238 falsealm_cnt
->cnt_crc8_fail
= ((ret_value
& 0xffff0000) >> 16);
240 ret_value
= rtl_get_bbreg(hw
, ROFDM_PHYCOUNTER3
, MASKDWORD
);
241 falsealm_cnt
->cnt_mcs_fail
= (ret_value
& 0xffff);
243 ret_value
= rtl_get_bbreg(hw
, ROFDM0_FRAMESYNC
, MASKDWORD
);
244 falsealm_cnt
->cnt_fast_fsync_fail
= (ret_value
& 0xffff);
245 falsealm_cnt
->cnt_sb_search_fail
= ((ret_value
& 0xffff0000) >> 16);
247 falsealm_cnt
->cnt_ofdm_fail
= falsealm_cnt
->cnt_parity_fail
+
248 falsealm_cnt
->cnt_rate_illegal
+
249 falsealm_cnt
->cnt_crc8_fail
+
250 falsealm_cnt
->cnt_mcs_fail
+
251 falsealm_cnt
->cnt_fast_fsync_fail
+
252 falsealm_cnt
->cnt_sb_search_fail
;
254 rtl_set_bbreg(hw
, RCCK0_FALSEALARMREPORT
, BIT(14), 1);
255 ret_value
= rtl_get_bbreg(hw
, RCCK0_FACOUNTERLOWER
, MASKBYTE0
);
256 falsealm_cnt
->cnt_cck_fail
= ret_value
;
258 ret_value
= rtl_get_bbreg(hw
, RCCK0_FACOUNTERUPPER
, MASKBYTE3
);
259 falsealm_cnt
->cnt_cck_fail
+= (ret_value
& 0xff) << 8;
260 falsealm_cnt
->cnt_all
= (falsealm_cnt
->cnt_parity_fail
+
261 falsealm_cnt
->cnt_rate_illegal
+
262 falsealm_cnt
->cnt_crc8_fail
+
263 falsealm_cnt
->cnt_mcs_fail
+
264 falsealm_cnt
->cnt_cck_fail
);
266 rtl_set_bbreg(hw
, ROFDM1_LSTF
, 0x08000000, 1);
267 rtl_set_bbreg(hw
, ROFDM1_LSTF
, 0x08000000, 0);
268 rtl_set_bbreg(hw
, RCCK0_FALSEALARMREPORT
, 0x0000c000, 0);
269 rtl_set_bbreg(hw
, RCCK0_FALSEALARMREPORT
, 0x0000c000, 2);
271 RT_TRACE(rtlpriv
, COMP_DIG
, DBG_TRACE
,
272 "cnt_parity_fail = %d, cnt_rate_illegal = %d, cnt_crc8_fail = %d, cnt_mcs_fail = %d\n",
273 falsealm_cnt
->cnt_parity_fail
,
274 falsealm_cnt
->cnt_rate_illegal
,
275 falsealm_cnt
->cnt_crc8_fail
, falsealm_cnt
->cnt_mcs_fail
);
277 RT_TRACE(rtlpriv
, COMP_DIG
, DBG_TRACE
,
278 "cnt_ofdm_fail = %x, cnt_cck_fail = %x, cnt_all = %x\n",
279 falsealm_cnt
->cnt_ofdm_fail
,
280 falsealm_cnt
->cnt_cck_fail
, falsealm_cnt
->cnt_all
);
283 static void rtl92c_dm_ctrl_initgain_by_fa(struct ieee80211_hw
*hw
)
285 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
286 struct dig_t
*dm_digtable
= &rtlpriv
->dm_digtable
;
287 u8 value_igi
= dm_digtable
->cur_igvalue
;
289 if (rtlpriv
->falsealm_cnt
.cnt_all
< DM_DIG_FA_TH0
)
291 else if (rtlpriv
->falsealm_cnt
.cnt_all
< DM_DIG_FA_TH1
)
293 else if (rtlpriv
->falsealm_cnt
.cnt_all
< DM_DIG_FA_TH2
)
295 else if (rtlpriv
->falsealm_cnt
.cnt_all
>= DM_DIG_FA_TH2
)
298 if (value_igi
> DM_DIG_FA_UPPER
)
299 value_igi
= DM_DIG_FA_UPPER
;
300 else if (value_igi
< DM_DIG_FA_LOWER
)
301 value_igi
= DM_DIG_FA_LOWER
;
303 if (rtlpriv
->falsealm_cnt
.cnt_all
> 10000)
304 value_igi
= DM_DIG_FA_UPPER
;
306 dm_digtable
->cur_igvalue
= value_igi
;
307 rtl92c_dm_write_dig(hw
);
310 static void rtl92c_dm_ctrl_initgain_by_rssi(struct ieee80211_hw
*hw
)
312 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
313 struct dig_t
*digtable
= &rtlpriv
->dm_digtable
;
316 /* modify DIG lower bound, deal with abnormally large false alarm */
317 if (rtlpriv
->falsealm_cnt
.cnt_all
> 10000) {
318 digtable
->large_fa_hit
++;
319 if (digtable
->forbidden_igi
< digtable
->cur_igvalue
) {
320 digtable
->forbidden_igi
= digtable
->cur_igvalue
;
321 digtable
->large_fa_hit
= 1;
324 if (digtable
->large_fa_hit
>= 3) {
325 if ((digtable
->forbidden_igi
+ 1) >
326 digtable
->rx_gain_max
)
327 digtable
->rx_gain_min
= digtable
->rx_gain_max
;
329 digtable
->rx_gain_min
= (digtable
->forbidden_igi
+ 1);
330 digtable
->recover_cnt
= 3600; /* 3600=2hr */
333 /* Recovery mechanism for IGI lower bound */
334 if (digtable
->recover_cnt
!= 0) {
335 digtable
->recover_cnt
--;
337 if (digtable
->large_fa_hit
== 0) {
338 if ((digtable
->forbidden_igi
-1) < DM_DIG_MIN
) {
339 digtable
->forbidden_igi
= DM_DIG_MIN
;
340 digtable
->rx_gain_min
= DM_DIG_MIN
;
342 digtable
->forbidden_igi
--;
343 digtable
->rx_gain_min
= digtable
->forbidden_igi
+ 1;
345 } else if (digtable
->large_fa_hit
== 3) {
346 digtable
->large_fa_hit
= 0;
350 if (rtlpriv
->falsealm_cnt
.cnt_all
< 250) {
351 isbt
= rtl_read_byte(rtlpriv
, 0x4fd) & 0x01;
354 if (rtlpriv
->falsealm_cnt
.cnt_all
>
355 digtable
->fa_lowthresh
) {
356 if ((digtable
->back_val
- 2) <
357 digtable
->back_range_min
)
358 digtable
->back_val
= digtable
->back_range_min
;
360 digtable
->back_val
-= 2;
361 } else if (rtlpriv
->falsealm_cnt
.cnt_all
<
362 digtable
->fa_lowthresh
) {
363 if ((digtable
->back_val
+ 2) >
364 digtable
->back_range_max
)
365 digtable
->back_val
= digtable
->back_range_max
;
367 digtable
->back_val
+= 2;
370 digtable
->back_val
= DM_DIG_BACKOFF_DEFAULT
;
373 /* Adjust initial gain by false alarm */
374 if (rtlpriv
->falsealm_cnt
.cnt_all
> 1000)
375 digtable
->cur_igvalue
= digtable
->pre_igvalue
+ 2;
376 else if (rtlpriv
->falsealm_cnt
.cnt_all
> 750)
377 digtable
->cur_igvalue
= digtable
->pre_igvalue
+ 1;
378 else if (rtlpriv
->falsealm_cnt
.cnt_all
< 500)
379 digtable
->cur_igvalue
= digtable
->pre_igvalue
- 1;
382 /* Check initial gain by upper/lower bound */
383 if (digtable
->cur_igvalue
> digtable
->rx_gain_max
)
384 digtable
->cur_igvalue
= digtable
->rx_gain_max
;
386 if (digtable
->cur_igvalue
< digtable
->rx_gain_min
)
387 digtable
->cur_igvalue
= digtable
->rx_gain_min
;
389 rtl92c_dm_write_dig(hw
);
392 static void rtl92c_dm_initial_gain_multi_sta(struct ieee80211_hw
*hw
)
394 static u8 initialized
; /* initialized to false */
395 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
396 struct dig_t
*dm_digtable
= &rtlpriv
->dm_digtable
;
397 struct rtl_mac
*mac
= rtl_mac(rtl_priv(hw
));
398 long rssi_strength
= rtlpriv
->dm
.entry_min_undec_sm_pwdb
;
399 bool multi_sta
= false;
401 if (mac
->opmode
== NL80211_IFTYPE_ADHOC
)
405 dm_digtable
->cursta_cstate
== DIG_STA_DISCONNECT
) {
407 dm_digtable
->dig_ext_port_stage
= DIG_EXT_PORT_STAGE_MAX
;
409 } else if (initialized
== false) {
411 dm_digtable
->dig_ext_port_stage
= DIG_EXT_PORT_STAGE_0
;
412 dm_digtable
->cur_igvalue
= 0x20;
413 rtl92c_dm_write_dig(hw
);
416 if (dm_digtable
->curmultista_cstate
== DIG_MULTISTA_CONNECT
) {
417 if ((rssi_strength
< dm_digtable
->rssi_lowthresh
) &&
418 (dm_digtable
->dig_ext_port_stage
!= DIG_EXT_PORT_STAGE_1
)) {
420 if (dm_digtable
->dig_ext_port_stage
==
421 DIG_EXT_PORT_STAGE_2
) {
422 dm_digtable
->cur_igvalue
= 0x20;
423 rtl92c_dm_write_dig(hw
);
426 dm_digtable
->dig_ext_port_stage
= DIG_EXT_PORT_STAGE_1
;
427 } else if (rssi_strength
> dm_digtable
->rssi_highthresh
) {
428 dm_digtable
->dig_ext_port_stage
= DIG_EXT_PORT_STAGE_2
;
429 rtl92c_dm_ctrl_initgain_by_fa(hw
);
431 } else if (dm_digtable
->dig_ext_port_stage
!= DIG_EXT_PORT_STAGE_0
) {
432 dm_digtable
->dig_ext_port_stage
= DIG_EXT_PORT_STAGE_0
;
433 dm_digtable
->cur_igvalue
= 0x20;
434 rtl92c_dm_write_dig(hw
);
437 RT_TRACE(rtlpriv
, COMP_DIG
, DBG_TRACE
,
438 "curmultista_cstate = %x dig_ext_port_stage %x\n",
439 dm_digtable
->curmultista_cstate
,
440 dm_digtable
->dig_ext_port_stage
);
443 static void rtl92c_dm_initial_gain_sta(struct ieee80211_hw
*hw
)
445 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
446 struct dig_t
*dm_digtable
= &rtlpriv
->dm_digtable
;
448 RT_TRACE(rtlpriv
, COMP_DIG
, DBG_TRACE
,
449 "presta_cstate = %x, cursta_cstate = %x\n",
450 dm_digtable
->presta_cstate
, dm_digtable
->cursta_cstate
);
451 if (dm_digtable
->presta_cstate
== dm_digtable
->cursta_cstate
||
452 dm_digtable
->cursta_cstate
== DIG_STA_BEFORE_CONNECT
||
453 dm_digtable
->cursta_cstate
== DIG_STA_CONNECT
) {
455 if (dm_digtable
->cursta_cstate
!= DIG_STA_DISCONNECT
) {
456 dm_digtable
->rssi_val_min
=
457 rtl92c_dm_initial_gain_min_pwdb(hw
);
458 if (dm_digtable
->rssi_val_min
> 100)
459 dm_digtable
->rssi_val_min
= 100;
460 rtl92c_dm_ctrl_initgain_by_rssi(hw
);
463 dm_digtable
->rssi_val_min
= 0;
464 dm_digtable
->dig_ext_port_stage
= DIG_EXT_PORT_STAGE_MAX
;
465 dm_digtable
->back_val
= DM_DIG_BACKOFF_DEFAULT
;
466 dm_digtable
->cur_igvalue
= 0x20;
467 dm_digtable
->pre_igvalue
= 0;
468 rtl92c_dm_write_dig(hw
);
472 static void rtl92c_dm_cck_packet_detection_thresh(struct ieee80211_hw
*hw
)
474 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
475 struct dig_t
*dm_digtable
= &rtlpriv
->dm_digtable
;
477 if (dm_digtable
->cursta_cstate
== DIG_STA_CONNECT
) {
478 dm_digtable
->rssi_val_min
= rtl92c_dm_initial_gain_min_pwdb(hw
);
479 if (dm_digtable
->rssi_val_min
> 100)
480 dm_digtable
->rssi_val_min
= 100;
482 if (dm_digtable
->pre_cck_pd_state
== CCK_PD_STAGE_LOWRSSI
) {
483 if (dm_digtable
->rssi_val_min
<= 25)
484 dm_digtable
->cur_cck_pd_state
=
485 CCK_PD_STAGE_LOWRSSI
;
487 dm_digtable
->cur_cck_pd_state
=
488 CCK_PD_STAGE_HIGHRSSI
;
490 if (dm_digtable
->rssi_val_min
<= 20)
491 dm_digtable
->cur_cck_pd_state
=
492 CCK_PD_STAGE_LOWRSSI
;
494 dm_digtable
->cur_cck_pd_state
=
495 CCK_PD_STAGE_HIGHRSSI
;
498 dm_digtable
->cur_cck_pd_state
= CCK_PD_STAGE_MAX
;
501 if (dm_digtable
->pre_cck_pd_state
!= dm_digtable
->cur_cck_pd_state
) {
502 if ((dm_digtable
->cur_cck_pd_state
== CCK_PD_STAGE_LOWRSSI
) ||
503 (dm_digtable
->cur_cck_pd_state
== CCK_PD_STAGE_MAX
))
504 rtl_set_bbreg(hw
, RCCK0_CCA
, MASKBYTE2
, 0x83);
506 rtl_set_bbreg(hw
, RCCK0_CCA
, MASKBYTE2
, 0xcd);
508 dm_digtable
->pre_cck_pd_state
= dm_digtable
->cur_cck_pd_state
;
512 static void rtl92c_dm_ctrl_initgain_by_twoport(struct ieee80211_hw
*hw
)
514 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
515 struct dig_t
*dm_digtable
= &rtlpriv
->dm_digtable
;
516 struct rtl_mac
*mac
= rtl_mac(rtl_priv(hw
));
518 if (mac
->act_scanning
)
521 if (mac
->link_state
>= MAC80211_LINKED
)
522 dm_digtable
->cursta_cstate
= DIG_STA_CONNECT
;
524 dm_digtable
->cursta_cstate
= DIG_STA_DISCONNECT
;
526 dm_digtable
->curmultista_cstate
= DIG_MULTISTA_DISCONNECT
;
528 rtl92c_dm_initial_gain_sta(hw
);
529 rtl92c_dm_initial_gain_multi_sta(hw
);
530 rtl92c_dm_cck_packet_detection_thresh(hw
);
532 dm_digtable
->presta_cstate
= dm_digtable
->cursta_cstate
;
536 static void rtl92c_dm_dig(struct ieee80211_hw
*hw
)
538 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
540 if (rtlpriv
->dm
.dm_initialgain_enable
== false)
542 if (!(rtlpriv
->dm
.dm_flag
& DYNAMIC_FUNC_DIG
))
545 rtl92c_dm_ctrl_initgain_by_twoport(hw
);
548 static void rtl92c_dm_init_dynamic_txpower(struct ieee80211_hw
*hw
)
550 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
552 if (rtlpriv
->rtlhal
.interface
== INTF_USB
&&
553 rtlpriv
->rtlhal
.board_type
& 0x1) {
554 dm_savepowerindex(hw
);
555 rtlpriv
->dm
.dynamic_txpower_enable
= true;
557 rtlpriv
->dm
.dynamic_txpower_enable
= false;
559 rtlpriv
->dm
.last_dtp_lvl
= TXHIGHPWRLEVEL_NORMAL
;
560 rtlpriv
->dm
.dynamic_txhighpower_lvl
= TXHIGHPWRLEVEL_NORMAL
;
563 void rtl92c_dm_write_dig(struct ieee80211_hw
*hw
)
565 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
566 struct dig_t
*dm_digtable
= &rtlpriv
->dm_digtable
;
568 RT_TRACE(rtlpriv
, COMP_DIG
, DBG_LOUD
,
569 "cur_igvalue = 0x%x, pre_igvalue = 0x%x, back_val = %d\n",
570 dm_digtable
->cur_igvalue
, dm_digtable
->pre_igvalue
,
571 dm_digtable
->back_val
);
573 if (rtlpriv
->rtlhal
.interface
== INTF_USB
&&
574 !dm_digtable
->dig_enable_flag
) {
575 dm_digtable
->pre_igvalue
= 0x17;
578 dm_digtable
->cur_igvalue
-= 1;
579 if (dm_digtable
->cur_igvalue
< DM_DIG_MIN
)
580 dm_digtable
->cur_igvalue
= DM_DIG_MIN
;
582 if (dm_digtable
->pre_igvalue
!= dm_digtable
->cur_igvalue
) {
583 rtl_set_bbreg(hw
, ROFDM0_XAAGCCORE1
, 0x7f,
584 dm_digtable
->cur_igvalue
);
585 rtl_set_bbreg(hw
, ROFDM0_XBAGCCORE1
, 0x7f,
586 dm_digtable
->cur_igvalue
);
588 dm_digtable
->pre_igvalue
= dm_digtable
->cur_igvalue
;
590 RT_TRACE(rtlpriv
, COMP_DIG
, DBG_WARNING
,
591 "dig values 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
592 dm_digtable
->cur_igvalue
, dm_digtable
->pre_igvalue
,
593 dm_digtable
->rssi_val_min
, dm_digtable
->back_val
,
594 dm_digtable
->rx_gain_max
, dm_digtable
->rx_gain_min
,
595 dm_digtable
->large_fa_hit
, dm_digtable
->forbidden_igi
);
597 EXPORT_SYMBOL(rtl92c_dm_write_dig
);
599 static void rtl92c_dm_pwdb_monitor(struct ieee80211_hw
*hw
)
601 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
602 struct rtl_mac
*mac
= rtl_mac(rtl_priv(hw
));
603 long tmpentry_max_pwdb
= 0, tmpentry_min_pwdb
= 0xff;
605 if (mac
->link_state
!= MAC80211_LINKED
)
608 if (mac
->opmode
== NL80211_IFTYPE_ADHOC
||
609 mac
->opmode
== NL80211_IFTYPE_AP
) {
610 /* TODO: Handle ADHOC and AP Mode */
613 if (tmpentry_max_pwdb
!= 0)
614 rtlpriv
->dm
.entry_max_undec_sm_pwdb
= tmpentry_max_pwdb
;
616 rtlpriv
->dm
.entry_max_undec_sm_pwdb
= 0;
618 if (tmpentry_min_pwdb
!= 0xff)
619 rtlpriv
->dm
.entry_min_undec_sm_pwdb
= tmpentry_min_pwdb
;
621 rtlpriv
->dm
.entry_min_undec_sm_pwdb
= 0;
624 * if (mac->opmode == NL80211_IFTYPE_STATION) {
625 * if (rtlpriv->rtlhal.fw_ready) {
626 * u32 param = (u32)(rtlpriv->dm.undec_sm_pwdb << 16);
627 * rtl8192c_set_rssi_cmd(hw, param);
633 void rtl92c_dm_init_edca_turbo(struct ieee80211_hw
*hw
)
635 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
636 rtlpriv
->dm
.current_turbo_edca
= false;
637 rtlpriv
->dm
.is_any_nonbepkts
= false;
638 rtlpriv
->dm
.is_cur_rdlstate
= false;
640 EXPORT_SYMBOL(rtl92c_dm_init_edca_turbo
);
642 static void rtl92c_dm_check_edca_turbo(struct ieee80211_hw
*hw
)
644 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
645 struct rtl_pci_priv
*rtlpcipriv
= rtl_pcipriv(hw
);
646 struct rtl_mac
*mac
= rtl_mac(rtl_priv(hw
));
648 static u64 last_txok_cnt
;
649 static u64 last_rxok_cnt
;
650 static u32 last_bt_edca_ul
;
651 static u32 last_bt_edca_dl
;
652 u64 cur_txok_cnt
= 0;
653 u64 cur_rxok_cnt
= 0;
654 u32 edca_be_ul
= 0x5ea42b;
655 u32 edca_be_dl
= 0x5ea42b;
656 bool bt_change_edca
= false;
658 if ((last_bt_edca_ul
!= rtlpcipriv
->bt_coexist
.bt_edca_ul
) ||
659 (last_bt_edca_dl
!= rtlpcipriv
->bt_coexist
.bt_edca_dl
)) {
660 rtlpriv
->dm
.current_turbo_edca
= false;
661 last_bt_edca_ul
= rtlpcipriv
->bt_coexist
.bt_edca_ul
;
662 last_bt_edca_dl
= rtlpcipriv
->bt_coexist
.bt_edca_dl
;
665 if (rtlpcipriv
->bt_coexist
.bt_edca_ul
!= 0) {
666 edca_be_ul
= rtlpcipriv
->bt_coexist
.bt_edca_ul
;
667 bt_change_edca
= true;
670 if (rtlpcipriv
->bt_coexist
.bt_edca_dl
!= 0) {
671 edca_be_ul
= rtlpcipriv
->bt_coexist
.bt_edca_dl
;
672 bt_change_edca
= true;
675 if (mac
->link_state
!= MAC80211_LINKED
) {
676 rtlpriv
->dm
.current_turbo_edca
= false;
680 if ((!mac
->ht_enable
) && (!rtlpcipriv
->bt_coexist
.bt_coexistence
)) {
681 if (!(edca_be_ul
& 0xffff0000))
682 edca_be_ul
|= 0x005e0000;
684 if (!(edca_be_dl
& 0xffff0000))
685 edca_be_dl
|= 0x005e0000;
688 if ((bt_change_edca
) || ((!rtlpriv
->dm
.is_any_nonbepkts
) &&
689 (!rtlpriv
->dm
.disable_framebursting
))) {
691 cur_txok_cnt
= rtlpriv
->stats
.txbytesunicast
- last_txok_cnt
;
692 cur_rxok_cnt
= rtlpriv
->stats
.rxbytesunicast
- last_rxok_cnt
;
694 if (cur_rxok_cnt
> 4 * cur_txok_cnt
) {
695 if (!rtlpriv
->dm
.is_cur_rdlstate
||
696 !rtlpriv
->dm
.current_turbo_edca
) {
697 rtl_write_dword(rtlpriv
,
700 rtlpriv
->dm
.is_cur_rdlstate
= true;
703 if (rtlpriv
->dm
.is_cur_rdlstate
||
704 !rtlpriv
->dm
.current_turbo_edca
) {
705 rtl_write_dword(rtlpriv
,
708 rtlpriv
->dm
.is_cur_rdlstate
= false;
711 rtlpriv
->dm
.current_turbo_edca
= true;
713 if (rtlpriv
->dm
.current_turbo_edca
) {
715 rtlpriv
->cfg
->ops
->set_hw_reg(hw
, HW_VAR_AC_PARAM
,
717 rtlpriv
->dm
.current_turbo_edca
= false;
721 rtlpriv
->dm
.is_any_nonbepkts
= false;
722 last_txok_cnt
= rtlpriv
->stats
.txbytesunicast
;
723 last_rxok_cnt
= rtlpriv
->stats
.rxbytesunicast
;
726 static void rtl92c_dm_txpower_tracking_callback_thermalmeter(struct ieee80211_hw
729 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
730 struct rtl_hal
*rtlhal
= rtl_hal(rtl_priv(hw
));
731 struct rtl_phy
*rtlphy
= &(rtlpriv
->phy
);
732 struct rtl_efuse
*rtlefuse
= rtl_efuse(rtl_priv(hw
));
733 u8 thermalvalue
, delta
, delta_lck
, delta_iqk
;
734 long ele_a
, ele_d
, temp_cck
, val_x
, value32
;
735 long val_y
, ele_c
= 0;
736 u8 ofdm_index
[2], ofdm_index_old
[2] = {0, 0}, cck_index_old
= 0;
739 bool is2t
= IS_92C_SERIAL(rtlhal
->version
);
740 s8 txpwr_level
[3] = {0, 0, 0};
741 u8 ofdm_min_index
= 6, rf
;
743 rtlpriv
->dm
.txpower_trackinginit
= true;
744 RT_TRACE(rtlpriv
, COMP_POWER_TRACKING
, DBG_LOUD
,
745 "rtl92c_dm_txpower_tracking_callback_thermalmeter\n");
747 thermalvalue
= (u8
) rtl_get_rfreg(hw
, RF90_PATH_A
, RF_T_METER
, 0x1f);
749 RT_TRACE(rtlpriv
, COMP_POWER_TRACKING
, DBG_LOUD
,
750 "Readback Thermal Meter = 0x%x pre thermal meter 0x%x eeprom_thermalmeter 0x%x\n",
751 thermalvalue
, rtlpriv
->dm
.thermalvalue
,
752 rtlefuse
->eeprom_thermalmeter
);
754 rtl92c_phy_ap_calibrate(hw
, (thermalvalue
-
755 rtlefuse
->eeprom_thermalmeter
));
762 ele_d
= rtl_get_bbreg(hw
, ROFDM0_XATXIQIMBALANCE
,
763 MASKDWORD
) & MASKOFDM_D
;
765 for (i
= 0; i
< OFDM_TABLE_LENGTH
; i
++) {
766 if (ele_d
== (ofdmswing_table
[i
] & MASKOFDM_D
)) {
767 ofdm_index_old
[0] = (u8
) i
;
769 RT_TRACE(rtlpriv
, COMP_POWER_TRACKING
, DBG_LOUD
,
770 "Initial pathA ele_d reg0x%x = 0x%lx, ofdm_index=0x%x\n",
771 ROFDM0_XATXIQIMBALANCE
,
772 ele_d
, ofdm_index_old
[0]);
778 ele_d
= rtl_get_bbreg(hw
, ROFDM0_XBTXIQIMBALANCE
,
779 MASKDWORD
) & MASKOFDM_D
;
781 for (i
= 0; i
< OFDM_TABLE_LENGTH
; i
++) {
782 if (ele_d
== (ofdmswing_table
[i
] &
784 ofdm_index_old
[1] = (u8
) i
;
785 RT_TRACE(rtlpriv
, COMP_POWER_TRACKING
,
787 "Initial pathB ele_d reg0x%x = 0x%lx, ofdm_index=0x%x\n",
788 ROFDM0_XBTXIQIMBALANCE
, ele_d
,
796 rtl_get_bbreg(hw
, RCCK0_TXFILTER2
, MASKDWORD
) & MASKCCK
;
798 for (i
= 0; i
< CCK_TABLE_LENGTH
; i
++) {
799 if (rtlpriv
->dm
.cck_inch14
) {
800 if (memcmp((void *)&temp_cck
,
801 (void *)&cckswing_table_ch14
[i
][2],
803 cck_index_old
= (u8
) i
;
805 RT_TRACE(rtlpriv
, COMP_POWER_TRACKING
,
807 "Initial reg0x%x = 0x%lx, cck_index=0x%x, ch 14 %d\n",
808 RCCK0_TXFILTER2
, temp_cck
,
810 rtlpriv
->dm
.cck_inch14
);
814 if (memcmp((void *)&temp_cck
,
816 &cckswing_table_ch1ch13
[i
][2],
818 cck_index_old
= (u8
) i
;
820 RT_TRACE(rtlpriv
, COMP_POWER_TRACKING
,
822 "Initial reg0x%x = 0x%lx, cck_index=0x%x, ch14 %d\n",
823 RCCK0_TXFILTER2
, temp_cck
,
825 rtlpriv
->dm
.cck_inch14
);
831 if (!rtlpriv
->dm
.thermalvalue
) {
832 rtlpriv
->dm
.thermalvalue
=
833 rtlefuse
->eeprom_thermalmeter
;
834 rtlpriv
->dm
.thermalvalue_lck
= thermalvalue
;
835 rtlpriv
->dm
.thermalvalue_iqk
= thermalvalue
;
836 for (i
= 0; i
< rf
; i
++)
837 rtlpriv
->dm
.ofdm_index
[i
] = ofdm_index_old
[i
];
838 rtlpriv
->dm
.cck_index
= cck_index_old
;
840 /* Handle USB High PA boards */
842 delta
= (thermalvalue
> rtlpriv
->dm
.thermalvalue
) ?
843 (thermalvalue
- rtlpriv
->dm
.thermalvalue
) :
844 (rtlpriv
->dm
.thermalvalue
- thermalvalue
);
846 delta_lck
= (thermalvalue
> rtlpriv
->dm
.thermalvalue_lck
) ?
847 (thermalvalue
- rtlpriv
->dm
.thermalvalue_lck
) :
848 (rtlpriv
->dm
.thermalvalue_lck
- thermalvalue
);
850 delta_iqk
= (thermalvalue
> rtlpriv
->dm
.thermalvalue_iqk
) ?
851 (thermalvalue
- rtlpriv
->dm
.thermalvalue_iqk
) :
852 (rtlpriv
->dm
.thermalvalue_iqk
- thermalvalue
);
854 RT_TRACE(rtlpriv
, COMP_POWER_TRACKING
, DBG_LOUD
,
855 "Readback Thermal Meter = 0x%x pre thermal meter 0x%x eeprom_thermalmeter 0x%x delta 0x%x delta_lck 0x%x delta_iqk 0x%x\n",
856 thermalvalue
, rtlpriv
->dm
.thermalvalue
,
857 rtlefuse
->eeprom_thermalmeter
, delta
, delta_lck
,
861 rtlpriv
->dm
.thermalvalue_lck
= thermalvalue
;
862 rtl92c_phy_lc_calibrate(hw
);
865 if (delta
> 0 && rtlpriv
->dm
.txpower_track_control
) {
866 if (thermalvalue
> rtlpriv
->dm
.thermalvalue
) {
867 for (i
= 0; i
< rf
; i
++)
868 rtlpriv
->dm
.ofdm_index
[i
] -= delta
;
869 rtlpriv
->dm
.cck_index
-= delta
;
871 for (i
= 0; i
< rf
; i
++)
872 rtlpriv
->dm
.ofdm_index
[i
] += delta
;
873 rtlpriv
->dm
.cck_index
+= delta
;
877 RT_TRACE(rtlpriv
, COMP_POWER_TRACKING
, DBG_LOUD
,
878 "temp OFDM_A_index=0x%x, OFDM_B_index=0x%x, cck_index=0x%x\n",
879 rtlpriv
->dm
.ofdm_index
[0],
880 rtlpriv
->dm
.ofdm_index
[1],
881 rtlpriv
->dm
.cck_index
);
883 RT_TRACE(rtlpriv
, COMP_POWER_TRACKING
, DBG_LOUD
,
884 "temp OFDM_A_index=0x%x, cck_index=0x%x\n",
885 rtlpriv
->dm
.ofdm_index
[0],
886 rtlpriv
->dm
.cck_index
);
889 if (thermalvalue
> rtlefuse
->eeprom_thermalmeter
) {
890 for (i
= 0; i
< rf
; i
++)
892 rtlpriv
->dm
.ofdm_index
[i
]
894 cck_index
= rtlpriv
->dm
.cck_index
+ 1;
896 for (i
= 0; i
< rf
; i
++)
898 rtlpriv
->dm
.ofdm_index
[i
];
899 cck_index
= rtlpriv
->dm
.cck_index
;
902 for (i
= 0; i
< rf
; i
++) {
903 if (txpwr_level
[i
] >= 0 &&
904 txpwr_level
[i
] <= 26) {
906 rtlefuse
->eeprom_thermalmeter
) {
912 } else if (delta
> 5 && thermalvalue
<
914 eeprom_thermalmeter
) {
917 } else if (txpwr_level
[i
] >= 27 &&
920 rtlefuse
->eeprom_thermalmeter
) {
926 } else if (txpwr_level
[i
] >= 32 &&
927 txpwr_level
[i
] <= 38 &&
929 rtlefuse
->eeprom_thermalmeter
935 if (txpwr_level
[i
] >= 0 && txpwr_level
[i
] <= 26) {
937 rtlefuse
->eeprom_thermalmeter
) {
943 } else if (delta
> 5 && thermalvalue
<
944 rtlefuse
->eeprom_thermalmeter
) {
947 } else if (txpwr_level
[i
] >= 27 &&
948 txpwr_level
[i
] <= 32 &&
950 rtlefuse
->eeprom_thermalmeter
) {
956 } else if (txpwr_level
[i
] >= 32 &&
957 txpwr_level
[i
] <= 38 &&
958 thermalvalue
> rtlefuse
->eeprom_thermalmeter
963 for (i
= 0; i
< rf
; i
++) {
964 if (ofdm_index
[i
] > OFDM_TABLE_SIZE
- 1)
965 ofdm_index
[i
] = OFDM_TABLE_SIZE
- 1;
967 else if (ofdm_index
[i
] < ofdm_min_index
)
968 ofdm_index
[i
] = ofdm_min_index
;
971 if (cck_index
> CCK_TABLE_SIZE
- 1)
972 cck_index
= CCK_TABLE_SIZE
- 1;
973 else if (cck_index
< 0)
977 RT_TRACE(rtlpriv
, COMP_POWER_TRACKING
, DBG_LOUD
,
978 "new OFDM_A_index=0x%x, OFDM_B_index=0x%x, cck_index=0x%x\n",
979 ofdm_index
[0], ofdm_index
[1],
982 RT_TRACE(rtlpriv
, COMP_POWER_TRACKING
, DBG_LOUD
,
983 "new OFDM_A_index=0x%x, cck_index=0x%x\n",
984 ofdm_index
[0], cck_index
);
988 if (rtlpriv
->dm
.txpower_track_control
&& delta
!= 0) {
990 (ofdmswing_table
[ofdm_index
[0]] & 0xFFC00000) >> 22;
991 val_x
= rtlphy
->reg_e94
;
992 val_y
= rtlphy
->reg_e9c
;
995 if ((val_x
& 0x00000200) != 0)
996 val_x
= val_x
| 0xFFFFFC00;
997 ele_a
= ((val_x
* ele_d
) >> 8) & 0x000003FF;
999 if ((val_y
& 0x00000200) != 0)
1000 val_y
= val_y
| 0xFFFFFC00;
1001 ele_c
= ((val_y
* ele_d
) >> 8) & 0x000003FF;
1003 value32
= (ele_d
<< 22) |
1004 ((ele_c
& 0x3F) << 16) | ele_a
;
1006 rtl_set_bbreg(hw
, ROFDM0_XATXIQIMBALANCE
,
1007 MASKDWORD
, value32
);
1009 value32
= (ele_c
& 0x000003C0) >> 6;
1010 rtl_set_bbreg(hw
, ROFDM0_XCTXAFE
, MASKH4BITS
,
1013 value32
= ((val_x
* ele_d
) >> 7) & 0x01;
1014 rtl_set_bbreg(hw
, ROFDM0_ECCATHRESHOLD
,
1017 value32
= ((val_y
* ele_d
) >> 7) & 0x01;
1018 rtl_set_bbreg(hw
, ROFDM0_ECCATHRESHOLD
,
1021 rtl_set_bbreg(hw
, ROFDM0_XATXIQIMBALANCE
,
1023 ofdmswing_table
[ofdm_index
[0]]);
1025 rtl_set_bbreg(hw
, ROFDM0_XCTXAFE
, MASKH4BITS
,
1027 rtl_set_bbreg(hw
, ROFDM0_ECCATHRESHOLD
,
1028 BIT(31) | BIT(29), 0x00);
1031 if (!rtlpriv
->dm
.cck_inch14
) {
1032 rtl_write_byte(rtlpriv
, 0xa22,
1033 cckswing_table_ch1ch13
[cck_index
]
1035 rtl_write_byte(rtlpriv
, 0xa23,
1036 cckswing_table_ch1ch13
[cck_index
]
1038 rtl_write_byte(rtlpriv
, 0xa24,
1039 cckswing_table_ch1ch13
[cck_index
]
1041 rtl_write_byte(rtlpriv
, 0xa25,
1042 cckswing_table_ch1ch13
[cck_index
]
1044 rtl_write_byte(rtlpriv
, 0xa26,
1045 cckswing_table_ch1ch13
[cck_index
]
1047 rtl_write_byte(rtlpriv
, 0xa27,
1048 cckswing_table_ch1ch13
[cck_index
]
1050 rtl_write_byte(rtlpriv
, 0xa28,
1051 cckswing_table_ch1ch13
[cck_index
]
1053 rtl_write_byte(rtlpriv
, 0xa29,
1054 cckswing_table_ch1ch13
[cck_index
]
1057 rtl_write_byte(rtlpriv
, 0xa22,
1058 cckswing_table_ch14
[cck_index
]
1060 rtl_write_byte(rtlpriv
, 0xa23,
1061 cckswing_table_ch14
[cck_index
]
1063 rtl_write_byte(rtlpriv
, 0xa24,
1064 cckswing_table_ch14
[cck_index
]
1066 rtl_write_byte(rtlpriv
, 0xa25,
1067 cckswing_table_ch14
[cck_index
]
1069 rtl_write_byte(rtlpriv
, 0xa26,
1070 cckswing_table_ch14
[cck_index
]
1072 rtl_write_byte(rtlpriv
, 0xa27,
1073 cckswing_table_ch14
[cck_index
]
1075 rtl_write_byte(rtlpriv
, 0xa28,
1076 cckswing_table_ch14
[cck_index
]
1078 rtl_write_byte(rtlpriv
, 0xa29,
1079 cckswing_table_ch14
[cck_index
]
1084 ele_d
= (ofdmswing_table
[ofdm_index
[1]] &
1087 val_x
= rtlphy
->reg_eb4
;
1088 val_y
= rtlphy
->reg_ebc
;
1091 if ((val_x
& 0x00000200) != 0)
1092 val_x
= val_x
| 0xFFFFFC00;
1093 ele_a
= ((val_x
* ele_d
) >> 8) &
1096 if ((val_y
& 0x00000200) != 0)
1097 val_y
= val_y
| 0xFFFFFC00;
1098 ele_c
= ((val_y
* ele_d
) >> 8) &
1101 value32
= (ele_d
<< 22) |
1102 ((ele_c
& 0x3F) << 16) | ele_a
;
1104 ROFDM0_XBTXIQIMBALANCE
,
1105 MASKDWORD
, value32
);
1107 value32
= (ele_c
& 0x000003C0) >> 6;
1108 rtl_set_bbreg(hw
, ROFDM0_XDTXAFE
,
1109 MASKH4BITS
, value32
);
1111 value32
= ((val_x
* ele_d
) >> 7) & 0x01;
1112 rtl_set_bbreg(hw
, ROFDM0_ECCATHRESHOLD
,
1115 value32
= ((val_y
* ele_d
) >> 7) & 0x01;
1116 rtl_set_bbreg(hw
, ROFDM0_ECCATHRESHOLD
,
1120 ROFDM0_XBTXIQIMBALANCE
,
1122 ofdmswing_table
[ofdm_index
1124 rtl_set_bbreg(hw
, ROFDM0_XDTXAFE
,
1126 rtl_set_bbreg(hw
, ROFDM0_ECCATHRESHOLD
,
1127 BIT(27) | BIT(25), 0x00);
1133 if (delta_iqk
> 3) {
1134 rtlpriv
->dm
.thermalvalue_iqk
= thermalvalue
;
1135 rtl92c_phy_iq_calibrate(hw
, false);
1138 if (rtlpriv
->dm
.txpower_track_control
)
1139 rtlpriv
->dm
.thermalvalue
= thermalvalue
;
1142 RT_TRACE(rtlpriv
, COMP_POWER_TRACKING
, DBG_LOUD
, "<===\n");
1146 static void rtl92c_dm_initialize_txpower_tracking_thermalmeter(
1147 struct ieee80211_hw
*hw
)
1149 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
1151 rtlpriv
->dm
.txpower_tracking
= true;
1152 rtlpriv
->dm
.txpower_trackinginit
= false;
1154 RT_TRACE(rtlpriv
, COMP_POWER_TRACKING
, DBG_LOUD
,
1155 "pMgntInfo->txpower_tracking = %d\n",
1156 rtlpriv
->dm
.txpower_tracking
);
1159 static void rtl92c_dm_initialize_txpower_tracking(struct ieee80211_hw
*hw
)
1161 rtl92c_dm_initialize_txpower_tracking_thermalmeter(hw
);
1164 static void rtl92c_dm_txpower_tracking_directcall(struct ieee80211_hw
*hw
)
1166 rtl92c_dm_txpower_tracking_callback_thermalmeter(hw
);
1169 static void rtl92c_dm_check_txpower_tracking_thermal_meter(
1170 struct ieee80211_hw
*hw
)
1172 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
1174 if (!rtlpriv
->dm
.txpower_tracking
)
1177 if (!rtlpriv
->dm
.tm_trigger
) {
1178 rtl_set_rfreg(hw
, RF90_PATH_A
, RF_T_METER
, RFREG_OFFSET_MASK
,
1180 RT_TRACE(rtlpriv
, COMP_POWER_TRACKING
, DBG_LOUD
,
1181 "Trigger 92S Thermal Meter!!\n");
1182 rtlpriv
->dm
.tm_trigger
= 1;
1185 RT_TRACE(rtlpriv
, COMP_POWER_TRACKING
, DBG_LOUD
,
1186 "Schedule TxPowerTracking direct call!!\n");
1187 rtl92c_dm_txpower_tracking_directcall(hw
);
1188 rtlpriv
->dm
.tm_trigger
= 0;
1192 void rtl92c_dm_check_txpower_tracking(struct ieee80211_hw
*hw
)
1194 rtl92c_dm_check_txpower_tracking_thermal_meter(hw
);
1196 EXPORT_SYMBOL(rtl92c_dm_check_txpower_tracking
);
1198 void rtl92c_dm_init_rate_adaptive_mask(struct ieee80211_hw
*hw
)
1200 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
1201 struct rate_adaptive
*p_ra
= &(rtlpriv
->ra
);
1203 p_ra
->ratr_state
= DM_RATR_STA_INIT
;
1204 p_ra
->pre_ratr_state
= DM_RATR_STA_INIT
;
1206 if (rtlpriv
->dm
.dm_type
== DM_TYPE_BYDRIVER
)
1207 rtlpriv
->dm
.useramask
= true;
1209 rtlpriv
->dm
.useramask
= false;
1212 EXPORT_SYMBOL(rtl92c_dm_init_rate_adaptive_mask
);
1214 static void rtl92c_dm_init_dynamic_bb_powersaving(struct ieee80211_hw
*hw
)
1216 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
1217 struct ps_t
*dm_pstable
= &rtlpriv
->dm_pstable
;
1219 dm_pstable
->pre_ccastate
= CCA_MAX
;
1220 dm_pstable
->cur_ccasate
= CCA_MAX
;
1221 dm_pstable
->pre_rfstate
= RF_MAX
;
1222 dm_pstable
->cur_rfstate
= RF_MAX
;
1223 dm_pstable
->rssi_val_min
= 0;
1226 void rtl92c_dm_rf_saving(struct ieee80211_hw
*hw
, u8 bforce_in_normal
)
1228 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
1229 struct ps_t
*dm_pstable
= &rtlpriv
->dm_pstable
;
1231 if (!rtlpriv
->reg_init
) {
1232 rtlpriv
->reg_874
= (rtl_get_bbreg(hw
,
1233 RFPGA0_XCD_RFINTERFACESW
,
1234 MASKDWORD
) & 0x1CC000) >> 14;
1236 rtlpriv
->reg_c70
= (rtl_get_bbreg(hw
, ROFDM0_AGCPARAMETER1
,
1237 MASKDWORD
) & BIT(3)) >> 3;
1239 rtlpriv
->reg_85c
= (rtl_get_bbreg(hw
, RFPGA0_XCD_SWITCHCONTROL
,
1240 MASKDWORD
) & 0xFF000000) >> 24;
1242 rtlpriv
->reg_a74
= (rtl_get_bbreg(hw
, 0xa74, MASKDWORD
) &
1245 rtlpriv
->reg_init
= true;
1248 if (!bforce_in_normal
) {
1249 if (dm_pstable
->rssi_val_min
!= 0) {
1250 if (dm_pstable
->pre_rfstate
== RF_NORMAL
) {
1251 if (dm_pstable
->rssi_val_min
>= 30)
1252 dm_pstable
->cur_rfstate
= RF_SAVE
;
1254 dm_pstable
->cur_rfstate
= RF_NORMAL
;
1256 if (dm_pstable
->rssi_val_min
<= 25)
1257 dm_pstable
->cur_rfstate
= RF_NORMAL
;
1259 dm_pstable
->cur_rfstate
= RF_SAVE
;
1262 dm_pstable
->cur_rfstate
= RF_MAX
;
1265 dm_pstable
->cur_rfstate
= RF_NORMAL
;
1268 if (dm_pstable
->pre_rfstate
!= dm_pstable
->cur_rfstate
) {
1269 if (dm_pstable
->cur_rfstate
== RF_SAVE
) {
1270 rtl_set_bbreg(hw
, RFPGA0_XCD_RFINTERFACESW
,
1272 rtl_set_bbreg(hw
, ROFDM0_AGCPARAMETER1
, BIT(3), 0);
1273 rtl_set_bbreg(hw
, RFPGA0_XCD_SWITCHCONTROL
,
1275 rtl_set_bbreg(hw
, RFPGA0_XCD_RFINTERFACESW
,
1277 rtl_set_bbreg(hw
, 0xa74, 0xF000, 0x3);
1278 rtl_set_bbreg(hw
, 0x818, BIT(28), 0x0);
1279 rtl_set_bbreg(hw
, 0x818, BIT(28), 0x1);
1281 rtl_set_bbreg(hw
, RFPGA0_XCD_RFINTERFACESW
,
1282 0x1CC000, rtlpriv
->reg_874
);
1283 rtl_set_bbreg(hw
, ROFDM0_AGCPARAMETER1
, BIT(3),
1285 rtl_set_bbreg(hw
, RFPGA0_XCD_SWITCHCONTROL
, 0xFF000000,
1287 rtl_set_bbreg(hw
, 0xa74, 0xF000, rtlpriv
->reg_a74
);
1288 rtl_set_bbreg(hw
, 0x818, BIT(28), 0x0);
1291 dm_pstable
->pre_rfstate
= dm_pstable
->cur_rfstate
;
1294 EXPORT_SYMBOL(rtl92c_dm_rf_saving
);
1296 static void rtl92c_dm_dynamic_bb_powersaving(struct ieee80211_hw
*hw
)
1298 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
1299 struct ps_t
*dm_pstable
= &rtlpriv
->dm_pstable
;
1300 struct rtl_mac
*mac
= rtl_mac(rtl_priv(hw
));
1301 struct rtl_hal
*rtlhal
= rtl_hal(rtl_priv(hw
));
1303 /* Determine the minimum RSSI */
1304 if (((mac
->link_state
== MAC80211_NOLINK
)) &&
1305 (rtlpriv
->dm
.entry_min_undec_sm_pwdb
== 0)) {
1306 dm_pstable
->rssi_val_min
= 0;
1307 RT_TRACE(rtlpriv
, DBG_LOUD
, DBG_LOUD
, "Not connected to any\n");
1310 if (mac
->link_state
== MAC80211_LINKED
) {
1311 if (mac
->opmode
== NL80211_IFTYPE_ADHOC
) {
1312 dm_pstable
->rssi_val_min
=
1313 rtlpriv
->dm
.entry_min_undec_sm_pwdb
;
1314 RT_TRACE(rtlpriv
, DBG_LOUD
, DBG_LOUD
,
1315 "AP Client PWDB = 0x%lx\n",
1316 dm_pstable
->rssi_val_min
);
1318 dm_pstable
->rssi_val_min
= rtlpriv
->dm
.undec_sm_pwdb
;
1319 RT_TRACE(rtlpriv
, DBG_LOUD
, DBG_LOUD
,
1320 "STA Default Port PWDB = 0x%lx\n",
1321 dm_pstable
->rssi_val_min
);
1324 dm_pstable
->rssi_val_min
=
1325 rtlpriv
->dm
.entry_min_undec_sm_pwdb
;
1327 RT_TRACE(rtlpriv
, DBG_LOUD
, DBG_LOUD
,
1328 "AP Ext Port PWDB = 0x%lx\n",
1329 dm_pstable
->rssi_val_min
);
1332 /* Power Saving for 92C */
1333 if (IS_92C_SERIAL(rtlhal
->version
))
1334 ;/* rtl92c_dm_1r_cca(hw); */
1336 rtl92c_dm_rf_saving(hw
, false);
1339 void rtl92c_dm_init(struct ieee80211_hw
*hw
)
1341 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
1343 rtlpriv
->dm
.dm_type
= DM_TYPE_BYDRIVER
;
1344 rtlpriv
->dm
.dm_flag
= DYNAMIC_FUNC_DISABLE
| DYNAMIC_FUNC_DIG
;
1345 rtlpriv
->dm
.undec_sm_pwdb
= -1;
1346 rtlpriv
->dm
.undec_sm_cck
= -1;
1347 rtlpriv
->dm
.dm_initialgain_enable
= true;
1348 rtl_dm_diginit(hw
, 0x20);
1350 rtlpriv
->dm
.dm_flag
|= HAL_DM_HIPWR_DISABLE
;
1351 rtl92c_dm_init_dynamic_txpower(hw
);
1353 rtl92c_dm_init_edca_turbo(hw
);
1354 rtl92c_dm_init_rate_adaptive_mask(hw
);
1355 rtlpriv
->dm
.dm_flag
|= DYNAMIC_FUNC_SS
;
1356 rtl92c_dm_initialize_txpower_tracking(hw
);
1357 rtl92c_dm_init_dynamic_bb_powersaving(hw
);
1359 rtlpriv
->dm
.ofdm_pkt_cnt
= 0;
1360 rtlpriv
->dm
.dm_rssi_sel
= RSSI_DEFAULT
;
1362 EXPORT_SYMBOL(rtl92c_dm_init
);
1364 void rtl92c_dm_dynamic_txpower(struct ieee80211_hw
*hw
)
1366 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
1367 struct rtl_phy
*rtlphy
= &(rtlpriv
->phy
);
1368 struct rtl_mac
*mac
= rtl_mac(rtl_priv(hw
));
1371 if (!rtlpriv
->dm
.dynamic_txpower_enable
)
1374 if (rtlpriv
->dm
.dm_flag
& HAL_DM_HIPWR_DISABLE
) {
1375 rtlpriv
->dm
.dynamic_txhighpower_lvl
= TXHIGHPWRLEVEL_NORMAL
;
1379 if ((mac
->link_state
< MAC80211_LINKED
) &&
1380 (rtlpriv
->dm
.entry_min_undec_sm_pwdb
== 0)) {
1381 RT_TRACE(rtlpriv
, COMP_POWER
, DBG_TRACE
,
1382 "Not connected to any\n");
1384 rtlpriv
->dm
.dynamic_txhighpower_lvl
= TXHIGHPWRLEVEL_NORMAL
;
1386 rtlpriv
->dm
.last_dtp_lvl
= TXHIGHPWRLEVEL_NORMAL
;
1390 if (mac
->link_state
>= MAC80211_LINKED
) {
1391 if (mac
->opmode
== NL80211_IFTYPE_ADHOC
) {
1392 undec_sm_pwdb
= rtlpriv
->dm
.entry_min_undec_sm_pwdb
;
1393 RT_TRACE(rtlpriv
, COMP_POWER
, DBG_LOUD
,
1394 "AP Client PWDB = 0x%lx\n",
1397 undec_sm_pwdb
= rtlpriv
->dm
.undec_sm_pwdb
;
1398 RT_TRACE(rtlpriv
, COMP_POWER
, DBG_LOUD
,
1399 "STA Default Port PWDB = 0x%lx\n",
1403 undec_sm_pwdb
= rtlpriv
->dm
.entry_min_undec_sm_pwdb
;
1405 RT_TRACE(rtlpriv
, COMP_POWER
, DBG_LOUD
,
1406 "AP Ext Port PWDB = 0x%lx\n",
1410 if (undec_sm_pwdb
>= TX_POWER_NEAR_FIELD_THRESH_LVL2
) {
1411 rtlpriv
->dm
.dynamic_txhighpower_lvl
= TXHIGHPWRLEVEL_LEVEL2
;
1412 RT_TRACE(rtlpriv
, COMP_POWER
, DBG_LOUD
,
1413 "TXHIGHPWRLEVEL_LEVEL1 (TxPwr=0x0)\n");
1414 } else if ((undec_sm_pwdb
< (TX_POWER_NEAR_FIELD_THRESH_LVL2
- 3)) &&
1415 (undec_sm_pwdb
>= TX_POWER_NEAR_FIELD_THRESH_LVL1
)) {
1417 rtlpriv
->dm
.dynamic_txhighpower_lvl
= TXHIGHPWRLEVEL_LEVEL1
;
1418 RT_TRACE(rtlpriv
, COMP_POWER
, DBG_LOUD
,
1419 "TXHIGHPWRLEVEL_LEVEL1 (TxPwr=0x10)\n");
1420 } else if (undec_sm_pwdb
< (TX_POWER_NEAR_FIELD_THRESH_LVL1
- 5)) {
1421 rtlpriv
->dm
.dynamic_txhighpower_lvl
= TXHIGHPWRLEVEL_NORMAL
;
1422 RT_TRACE(rtlpriv
, COMP_POWER
, DBG_LOUD
,
1423 "TXHIGHPWRLEVEL_NORMAL\n");
1426 if ((rtlpriv
->dm
.dynamic_txhighpower_lvl
!= rtlpriv
->dm
.last_dtp_lvl
)) {
1427 RT_TRACE(rtlpriv
, COMP_POWER
, DBG_LOUD
,
1428 "PHY_SetTxPowerLevel8192S() Channel = %d\n",
1429 rtlphy
->current_channel
);
1430 rtl92c_phy_set_txpower_level(hw
, rtlphy
->current_channel
);
1431 if (rtlpriv
->dm
.dynamic_txhighpower_lvl
==
1432 TXHIGHPWRLEVEL_NORMAL
)
1433 dm_restorepowerindex(hw
);
1434 else if (rtlpriv
->dm
.dynamic_txhighpower_lvl
==
1435 TXHIGHPWRLEVEL_LEVEL1
)
1436 dm_writepowerindex(hw
, 0x14);
1437 else if (rtlpriv
->dm
.dynamic_txhighpower_lvl
==
1438 TXHIGHPWRLEVEL_LEVEL2
)
1439 dm_writepowerindex(hw
, 0x10);
1441 rtlpriv
->dm
.last_dtp_lvl
= rtlpriv
->dm
.dynamic_txhighpower_lvl
;
1444 void rtl92c_dm_watchdog(struct ieee80211_hw
*hw
)
1446 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
1447 struct rtl_ps_ctl
*ppsc
= rtl_psc(rtl_priv(hw
));
1448 bool fw_current_inpsmode
= false;
1449 bool fw_ps_awake
= true;
1451 rtlpriv
->cfg
->ops
->get_hw_reg(hw
, HW_VAR_FW_PSMODE_STATUS
,
1452 (u8
*) (&fw_current_inpsmode
));
1453 rtlpriv
->cfg
->ops
->get_hw_reg(hw
, HW_VAR_FWLPS_RF_ON
,
1454 (u8
*) (&fw_ps_awake
));
1456 if (ppsc
->p2p_ps_info
.p2p_ps_mode
)
1457 fw_ps_awake
= false;
1459 if ((ppsc
->rfpwr_state
== ERFON
) && ((!fw_current_inpsmode
) &&
1461 && (!ppsc
->rfchange_inprogress
)) {
1462 rtl92c_dm_pwdb_monitor(hw
);
1464 rtl92c_dm_false_alarm_counter_statistics(hw
);
1465 rtl92c_dm_dynamic_bb_powersaving(hw
);
1466 rtl92c_dm_dynamic_txpower(hw
);
1467 rtl92c_dm_check_txpower_tracking(hw
);
1468 /* rtl92c_dm_refresh_rate_adaptive_mask(hw); */
1469 rtl92c_dm_bt_coexist(hw
);
1470 rtl92c_dm_check_edca_turbo(hw
);
1473 EXPORT_SYMBOL(rtl92c_dm_watchdog
);
1475 u8
rtl92c_bt_rssi_state_change(struct ieee80211_hw
*hw
)
1477 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
1478 struct rtl_pci_priv
*rtlpcipriv
= rtl_pcipriv(hw
);
1480 u8 curr_bt_rssi_state
= 0x00;
1482 if (rtlpriv
->mac80211
.link_state
== MAC80211_LINKED
) {
1483 undec_sm_pwdb
= GET_UNDECORATED_AVERAGE_RSSI(rtlpriv
);
1485 if (rtlpriv
->dm
.entry_min_undec_sm_pwdb
== 0)
1486 undec_sm_pwdb
= 100;
1488 undec_sm_pwdb
= rtlpriv
->dm
.entry_min_undec_sm_pwdb
;
1491 /* Check RSSI to determine HighPower/NormalPower state for
1492 * BT coexistence. */
1493 if (undec_sm_pwdb
>= 67)
1494 curr_bt_rssi_state
&= (~BT_RSSI_STATE_NORMAL_POWER
);
1495 else if (undec_sm_pwdb
< 62)
1496 curr_bt_rssi_state
|= BT_RSSI_STATE_NORMAL_POWER
;
1498 /* Check RSSI to determine AMPDU setting for BT coexistence. */
1499 if (undec_sm_pwdb
>= 40)
1500 curr_bt_rssi_state
&= (~BT_RSSI_STATE_AMDPU_OFF
);
1501 else if (undec_sm_pwdb
<= 32)
1502 curr_bt_rssi_state
|= BT_RSSI_STATE_AMDPU_OFF
;
1504 /* Marked RSSI state. It will be used to determine BT coexistence
1506 if (undec_sm_pwdb
< 35)
1507 curr_bt_rssi_state
|= BT_RSSI_STATE_SPECIAL_LOW
;
1509 curr_bt_rssi_state
&= (~BT_RSSI_STATE_SPECIAL_LOW
);
1511 /* Check BT state related to BT_Idle in B/G mode. */
1512 if (undec_sm_pwdb
< 15)
1513 curr_bt_rssi_state
|= BT_RSSI_STATE_BG_EDCA_LOW
;
1515 curr_bt_rssi_state
&= (~BT_RSSI_STATE_BG_EDCA_LOW
);
1517 if (curr_bt_rssi_state
!= rtlpcipriv
->bt_coexist
.bt_rssi_state
) {
1518 rtlpcipriv
->bt_coexist
.bt_rssi_state
= curr_bt_rssi_state
;
1524 EXPORT_SYMBOL(rtl92c_bt_rssi_state_change
);
1526 static bool rtl92c_bt_state_change(struct ieee80211_hw
*hw
)
1528 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
1529 struct rtl_pci_priv
*rtlpcipriv
= rtl_pcipriv(hw
);
1531 u32 polling
, ratio_tx
, ratio_pri
;
1534 u8 cur_service_type
;
1536 if (rtlpriv
->mac80211
.link_state
< MAC80211_LINKED
)
1539 bt_state
= rtl_read_byte(rtlpriv
, 0x4fd);
1540 bt_tx
= rtl_read_dword(rtlpriv
, 0x488) & BT_MASK
;
1541 bt_pri
= rtl_read_dword(rtlpriv
, 0x48c) & BT_MASK
;
1542 polling
= rtl_read_dword(rtlpriv
, 0x490);
1544 if (bt_tx
== BT_MASK
&& bt_pri
== BT_MASK
&&
1545 polling
== 0xffffffff && bt_state
== 0xff)
1548 bt_state
&= BIT_OFFSET_LEN_MASK_32(0, 1);
1549 if (bt_state
!= rtlpcipriv
->bt_coexist
.bt_cur_state
) {
1550 rtlpcipriv
->bt_coexist
.bt_cur_state
= bt_state
;
1552 if (rtlpcipriv
->bt_coexist
.reg_bt_sco
== 3) {
1553 rtlpcipriv
->bt_coexist
.bt_service
= BT_IDLE
;
1555 bt_state
= bt_state
|
1556 ((rtlpcipriv
->bt_coexist
.bt_ant_isolation
== 1) ?
1557 0 : BIT_OFFSET_LEN_MASK_32(1, 1)) |
1558 BIT_OFFSET_LEN_MASK_32(2, 1);
1559 rtl_write_byte(rtlpriv
, 0x4fd, bt_state
);
1564 ratio_tx
= bt_tx
* 1000 / polling
;
1565 ratio_pri
= bt_pri
* 1000 / polling
;
1566 rtlpcipriv
->bt_coexist
.ratio_tx
= ratio_tx
;
1567 rtlpcipriv
->bt_coexist
.ratio_pri
= ratio_pri
;
1569 if (bt_state
&& rtlpcipriv
->bt_coexist
.reg_bt_sco
== 3) {
1571 if ((ratio_tx
< 30) && (ratio_pri
< 30))
1572 cur_service_type
= BT_IDLE
;
1573 else if ((ratio_pri
> 110) && (ratio_pri
< 250))
1574 cur_service_type
= BT_SCO
;
1575 else if ((ratio_tx
>= 200) && (ratio_pri
>= 200))
1576 cur_service_type
= BT_BUSY
;
1577 else if ((ratio_tx
>= 350) && (ratio_tx
< 500))
1578 cur_service_type
= BT_OTHERBUSY
;
1579 else if (ratio_tx
>= 500)
1580 cur_service_type
= BT_PAN
;
1582 cur_service_type
= BT_OTHER_ACTION
;
1584 if (cur_service_type
!= rtlpcipriv
->bt_coexist
.bt_service
) {
1585 rtlpcipriv
->bt_coexist
.bt_service
= cur_service_type
;
1586 bt_state
= bt_state
|
1587 ((rtlpcipriv
->bt_coexist
.bt_ant_isolation
== 1) ?
1588 0 : BIT_OFFSET_LEN_MASK_32(1, 1)) |
1589 ((rtlpcipriv
->bt_coexist
.bt_service
!= BT_IDLE
) ?
1590 0 : BIT_OFFSET_LEN_MASK_32(2, 1));
1592 /* Add interrupt migration when bt is not ini
1593 * idle state (no traffic). */
1594 if (rtlpcipriv
->bt_coexist
.bt_service
!= BT_IDLE
) {
1595 rtl_write_word(rtlpriv
, 0x504, 0x0ccc);
1596 rtl_write_byte(rtlpriv
, 0x506, 0x54);
1597 rtl_write_byte(rtlpriv
, 0x507, 0x54);
1599 rtl_write_byte(rtlpriv
, 0x506, 0x00);
1600 rtl_write_byte(rtlpriv
, 0x507, 0x00);
1603 rtl_write_byte(rtlpriv
, 0x4fd, bt_state
);
1612 static bool rtl92c_bt_wifi_connect_change(struct ieee80211_hw
*hw
)
1614 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
1615 static bool media_connect
;
1617 if (rtlpriv
->mac80211
.link_state
< MAC80211_LINKED
) {
1618 media_connect
= false;
1620 if (!media_connect
) {
1621 media_connect
= true;
1624 media_connect
= true;
1630 static void rtl92c_bt_set_normal(struct ieee80211_hw
*hw
)
1632 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
1633 struct rtl_pci_priv
*rtlpcipriv
= rtl_pcipriv(hw
);
1636 if (rtlpcipriv
->bt_coexist
.bt_service
== BT_OTHERBUSY
) {
1637 rtlpcipriv
->bt_coexist
.bt_edca_ul
= 0x5ea72b;
1638 rtlpcipriv
->bt_coexist
.bt_edca_dl
= 0x5ea72b;
1639 } else if (rtlpcipriv
->bt_coexist
.bt_service
== BT_BUSY
) {
1640 rtlpcipriv
->bt_coexist
.bt_edca_ul
= 0x5eb82f;
1641 rtlpcipriv
->bt_coexist
.bt_edca_dl
= 0x5eb82f;
1642 } else if (rtlpcipriv
->bt_coexist
.bt_service
== BT_SCO
) {
1643 if (rtlpcipriv
->bt_coexist
.ratio_tx
> 160) {
1644 rtlpcipriv
->bt_coexist
.bt_edca_ul
= 0x5ea72f;
1645 rtlpcipriv
->bt_coexist
.bt_edca_dl
= 0x5ea72f;
1647 rtlpcipriv
->bt_coexist
.bt_edca_ul
= 0x5ea32b;
1648 rtlpcipriv
->bt_coexist
.bt_edca_dl
= 0x5ea42b;
1651 rtlpcipriv
->bt_coexist
.bt_edca_ul
= 0;
1652 rtlpcipriv
->bt_coexist
.bt_edca_dl
= 0;
1655 if ((rtlpcipriv
->bt_coexist
.bt_service
!= BT_IDLE
) &&
1656 (rtlpriv
->mac80211
.mode
== WIRELESS_MODE_G
||
1657 (rtlpriv
->mac80211
.mode
== (WIRELESS_MODE_G
| WIRELESS_MODE_B
))) &&
1658 (rtlpcipriv
->bt_coexist
.bt_rssi_state
&
1659 BT_RSSI_STATE_BG_EDCA_LOW
)) {
1660 rtlpcipriv
->bt_coexist
.bt_edca_ul
= 0x5eb82b;
1661 rtlpcipriv
->bt_coexist
.bt_edca_dl
= 0x5eb82b;
1665 static void rtl92c_bt_ant_isolation(struct ieee80211_hw
*hw
, u8 tmp1byte
)
1667 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
1668 struct rtl_pci_priv
*rtlpcipriv
= rtl_pcipriv(hw
);
1671 /* Only enable HW BT coexist when BT in "Busy" state. */
1672 if (rtlpriv
->mac80211
.vendor
== PEER_CISCO
&&
1673 rtlpcipriv
->bt_coexist
.bt_service
== BT_OTHER_ACTION
) {
1674 rtl_write_byte(rtlpriv
, REG_GPIO_MUXCFG
, 0xa0);
1676 if ((rtlpcipriv
->bt_coexist
.bt_service
== BT_BUSY
) &&
1677 (rtlpcipriv
->bt_coexist
.bt_rssi_state
&
1678 BT_RSSI_STATE_NORMAL_POWER
)) {
1679 rtl_write_byte(rtlpriv
, REG_GPIO_MUXCFG
, 0xa0);
1680 } else if ((rtlpcipriv
->bt_coexist
.bt_service
==
1681 BT_OTHER_ACTION
) && (rtlpriv
->mac80211
.mode
<
1682 WIRELESS_MODE_N_24G
) &&
1683 (rtlpcipriv
->bt_coexist
.bt_rssi_state
&
1684 BT_RSSI_STATE_SPECIAL_LOW
)) {
1685 rtl_write_byte(rtlpriv
, REG_GPIO_MUXCFG
, 0xa0);
1686 } else if (rtlpcipriv
->bt_coexist
.bt_service
== BT_PAN
) {
1687 rtl_write_byte(rtlpriv
, REG_GPIO_MUXCFG
, tmp1byte
);
1689 rtl_write_byte(rtlpriv
, REG_GPIO_MUXCFG
, tmp1byte
);
1693 if (rtlpcipriv
->bt_coexist
.bt_service
== BT_PAN
)
1694 rtl_write_dword(rtlpriv
, REG_GPIO_PIN_CTRL
, 0x10100);
1696 rtl_write_dword(rtlpriv
, REG_GPIO_PIN_CTRL
, 0x0);
1698 if (rtlpcipriv
->bt_coexist
.bt_rssi_state
&
1699 BT_RSSI_STATE_NORMAL_POWER
) {
1700 rtl92c_bt_set_normal(hw
);
1702 rtlpcipriv
->bt_coexist
.bt_edca_ul
= 0;
1703 rtlpcipriv
->bt_coexist
.bt_edca_dl
= 0;
1706 if (rtlpcipriv
->bt_coexist
.bt_service
!= BT_IDLE
) {
1707 rtlpriv
->cfg
->ops
->set_rfreg(hw
,
1712 rtlpriv
->cfg
->ops
->set_rfreg(hw
,
1713 RF90_PATH_A
, 0x1e, 0xf0,
1714 rtlpcipriv
->bt_coexist
.bt_rfreg_origin_1e
);
1717 if (!rtlpriv
->dm
.dynamic_txpower_enable
) {
1718 if (rtlpcipriv
->bt_coexist
.bt_service
!= BT_IDLE
) {
1719 if (rtlpcipriv
->bt_coexist
.bt_rssi_state
&
1720 BT_RSSI_STATE_TXPOWER_LOW
) {
1721 rtlpriv
->dm
.dynamic_txhighpower_lvl
=
1724 rtlpriv
->dm
.dynamic_txhighpower_lvl
=
1728 rtlpriv
->dm
.dynamic_txhighpower_lvl
=
1729 TXHIGHPWRLEVEL_NORMAL
;
1731 rtl92c_phy_set_txpower_level(hw
,
1732 rtlpriv
->phy
.current_channel
);
1736 static void rtl92c_check_bt_change(struct ieee80211_hw
*hw
)
1738 struct rtl_priv
*rtlpriv
= rtl_priv(hw
);
1739 struct rtl_pci_priv
*rtlpcipriv
= rtl_pcipriv(hw
);
1740 struct rtl_hal
*rtlhal
= rtl_hal(rtl_priv(hw
));
1743 if (IS_81XXC_VENDOR_UMC_B_CUT(rtlhal
->version
) &&
1744 rtlpcipriv
->bt_coexist
.bt_coexistence
)
1746 if (rtlpcipriv
->bt_coexist
.bt_cur_state
) {
1747 if (rtlpcipriv
->bt_coexist
.bt_ant_isolation
)
1748 rtl92c_bt_ant_isolation(hw
, tmp1byte
);
1750 rtl_write_byte(rtlpriv
, REG_GPIO_MUXCFG
, tmp1byte
);
1751 rtlpriv
->cfg
->ops
->set_rfreg(hw
, RF90_PATH_A
, 0x1e, 0xf0,
1752 rtlpcipriv
->bt_coexist
.bt_rfreg_origin_1e
);
1754 rtlpcipriv
->bt_coexist
.bt_edca_ul
= 0;
1755 rtlpcipriv
->bt_coexist
.bt_edca_dl
= 0;
1759 void rtl92c_dm_bt_coexist(struct ieee80211_hw
*hw
)
1761 struct rtl_pci_priv
*rtlpcipriv
= rtl_pcipriv(hw
);
1763 bool wifi_connect_change
;
1764 bool bt_state_change
;
1765 bool rssi_state_change
;
1767 if ((rtlpcipriv
->bt_coexist
.bt_coexistence
) &&
1768 (rtlpcipriv
->bt_coexist
.bt_coexist_type
== BT_CSR_BC4
)) {
1770 wifi_connect_change
= rtl92c_bt_wifi_connect_change(hw
);
1771 bt_state_change
= rtl92c_bt_state_change(hw
);
1772 rssi_state_change
= rtl92c_bt_rssi_state_change(hw
);
1774 if (wifi_connect_change
|| bt_state_change
|| rssi_state_change
)
1775 rtl92c_check_bt_change(hw
);
1778 EXPORT_SYMBOL(rtl92c_dm_bt_coexist
);