2 * Watchdog driver for IMX2 and later processors
4 * Copyright (C) 2010 Wolfram Sang, Pengutronix e.K. <w.sang@pengutronix.de>
5 * Copyright (C) 2014 Freescale Semiconductor, Inc.
7 * some parts adapted by similar drivers from Darius Augulis and Vladimir
8 * Zapolskiy, additional improvements by Wim Van Sebroeck.
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
14 * NOTE: MX1 has a slightly different Watchdog than MX2 and later:
18 * Registers: 32-bit 16-bit
19 * Stopable timer: Yes No
20 * Need to enable clk: No Yes
21 * Halt on suspend: Manual Can be automatic
24 #include <linux/clk.h>
25 #include <linux/delay.h>
26 #include <linux/init.h>
28 #include <linux/kernel.h>
29 #include <linux/module.h>
30 #include <linux/moduleparam.h>
31 #include <linux/of_address.h>
32 #include <linux/platform_device.h>
33 #include <linux/regmap.h>
34 #include <linux/watchdog.h>
36 #define DRIVER_NAME "imx2-wdt"
38 #define IMX2_WDT_WCR 0x00 /* Control Register */
39 #define IMX2_WDT_WCR_WT (0xFF << 8) /* -> Watchdog Timeout Field */
40 #define IMX2_WDT_WCR_WRE (1 << 3) /* -> WDOG Reset Enable */
41 #define IMX2_WDT_WCR_WDE (1 << 2) /* -> Watchdog Enable */
42 #define IMX2_WDT_WCR_WDZST (1 << 0) /* -> Watchdog timer Suspend */
44 #define IMX2_WDT_WSR 0x02 /* Service Register */
45 #define IMX2_WDT_SEQ1 0x5555 /* -> service sequence 1 */
46 #define IMX2_WDT_SEQ2 0xAAAA /* -> service sequence 2 */
48 #define IMX2_WDT_WRSR 0x04 /* Reset Status Register */
49 #define IMX2_WDT_WRSR_TOUT (1 << 1) /* -> Reset due to Timeout */
51 #define IMX2_WDT_WMCR 0x08 /* Misc Register */
53 #define IMX2_WDT_MAX_TIME 128
54 #define IMX2_WDT_DEFAULT_TIME 60 /* in seconds */
56 #define WDOG_SEC_TO_COUNT(s) ((s * 2 - 1) << 8)
58 struct imx2_wdt_device
{
60 struct regmap
*regmap
;
61 struct watchdog_device wdog
;
64 static bool nowayout
= WATCHDOG_NOWAYOUT
;
65 module_param(nowayout
, bool, 0);
66 MODULE_PARM_DESC(nowayout
, "Watchdog cannot be stopped once started (default="
67 __MODULE_STRING(WATCHDOG_NOWAYOUT
) ")");
70 static unsigned timeout
= IMX2_WDT_DEFAULT_TIME
;
71 module_param(timeout
, uint
, 0);
72 MODULE_PARM_DESC(timeout
, "Watchdog timeout in seconds (default="
73 __MODULE_STRING(IMX2_WDT_DEFAULT_TIME
) ")");
75 static const struct watchdog_info imx2_wdt_info
= {
76 .identity
= "imx2+ watchdog",
77 .options
= WDIOF_KEEPALIVEPING
| WDIOF_SETTIMEOUT
| WDIOF_MAGICCLOSE
,
80 static int imx2_wdt_restart(struct watchdog_device
*wdog
, unsigned long action
,
83 struct imx2_wdt_device
*wdev
= watchdog_get_drvdata(wdog
);
84 unsigned int wcr_enable
= IMX2_WDT_WCR_WDE
;
86 /* Assert SRS signal */
87 regmap_write(wdev
->regmap
, IMX2_WDT_WCR
, wcr_enable
);
89 * Due to imx6q errata ERR004346 (WDOG: WDOG SRS bit requires to be
90 * written twice), we add another two writes to ensure there must be at
91 * least two writes happen in the same one 32kHz clock period. We save
92 * the target check here, since the writes shouldn't be a huge burden
93 * for other platforms.
95 regmap_write(wdev
->regmap
, IMX2_WDT_WCR
, wcr_enable
);
96 regmap_write(wdev
->regmap
, IMX2_WDT_WCR
, wcr_enable
);
98 /* wait for reset to assert... */
104 static inline void imx2_wdt_setup(struct watchdog_device
*wdog
)
106 struct imx2_wdt_device
*wdev
= watchdog_get_drvdata(wdog
);
109 regmap_read(wdev
->regmap
, IMX2_WDT_WCR
, &val
);
111 /* Suspend timer in low power mode, write once-only */
112 val
|= IMX2_WDT_WCR_WDZST
;
113 /* Strip the old watchdog Time-Out value */
114 val
&= ~IMX2_WDT_WCR_WT
;
115 /* Generate reset if WDOG times out */
116 val
&= ~IMX2_WDT_WCR_WRE
;
117 /* Keep Watchdog Disabled */
118 val
&= ~IMX2_WDT_WCR_WDE
;
119 /* Set the watchdog's Time-Out value */
120 val
|= WDOG_SEC_TO_COUNT(wdog
->timeout
);
122 regmap_write(wdev
->regmap
, IMX2_WDT_WCR
, val
);
124 /* enable the watchdog */
125 val
|= IMX2_WDT_WCR_WDE
;
126 regmap_write(wdev
->regmap
, IMX2_WDT_WCR
, val
);
129 static inline bool imx2_wdt_is_running(struct imx2_wdt_device
*wdev
)
133 regmap_read(wdev
->regmap
, IMX2_WDT_WCR
, &val
);
135 return val
& IMX2_WDT_WCR_WDE
;
138 static int imx2_wdt_ping(struct watchdog_device
*wdog
)
140 struct imx2_wdt_device
*wdev
= watchdog_get_drvdata(wdog
);
142 regmap_write(wdev
->regmap
, IMX2_WDT_WSR
, IMX2_WDT_SEQ1
);
143 regmap_write(wdev
->regmap
, IMX2_WDT_WSR
, IMX2_WDT_SEQ2
);
147 static int imx2_wdt_set_timeout(struct watchdog_device
*wdog
,
148 unsigned int new_timeout
)
150 struct imx2_wdt_device
*wdev
= watchdog_get_drvdata(wdog
);
152 wdog
->timeout
= new_timeout
;
154 regmap_update_bits(wdev
->regmap
, IMX2_WDT_WCR
, IMX2_WDT_WCR_WT
,
155 WDOG_SEC_TO_COUNT(new_timeout
));
159 static int imx2_wdt_start(struct watchdog_device
*wdog
)
161 struct imx2_wdt_device
*wdev
= watchdog_get_drvdata(wdog
);
163 if (imx2_wdt_is_running(wdev
))
164 imx2_wdt_set_timeout(wdog
, wdog
->timeout
);
166 imx2_wdt_setup(wdog
);
168 set_bit(WDOG_HW_RUNNING
, &wdog
->status
);
170 return imx2_wdt_ping(wdog
);
173 static const struct watchdog_ops imx2_wdt_ops
= {
174 .owner
= THIS_MODULE
,
175 .start
= imx2_wdt_start
,
176 .ping
= imx2_wdt_ping
,
177 .set_timeout
= imx2_wdt_set_timeout
,
178 .restart
= imx2_wdt_restart
,
181 static const struct regmap_config imx2_wdt_regmap_config
= {
188 static int __init
imx2_wdt_probe(struct platform_device
*pdev
)
190 struct imx2_wdt_device
*wdev
;
191 struct watchdog_device
*wdog
;
192 struct resource
*res
;
197 wdev
= devm_kzalloc(&pdev
->dev
, sizeof(*wdev
), GFP_KERNEL
);
201 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
202 base
= devm_ioremap_resource(&pdev
->dev
, res
);
204 return PTR_ERR(base
);
206 wdev
->regmap
= devm_regmap_init_mmio_clk(&pdev
->dev
, NULL
, base
,
207 &imx2_wdt_regmap_config
);
208 if (IS_ERR(wdev
->regmap
)) {
209 dev_err(&pdev
->dev
, "regmap init failed\n");
210 return PTR_ERR(wdev
->regmap
);
213 wdev
->clk
= devm_clk_get(&pdev
->dev
, NULL
);
214 if (IS_ERR(wdev
->clk
)) {
215 dev_err(&pdev
->dev
, "can't get Watchdog clock\n");
216 return PTR_ERR(wdev
->clk
);
220 wdog
->info
= &imx2_wdt_info
;
221 wdog
->ops
= &imx2_wdt_ops
;
222 wdog
->min_timeout
= 1;
223 wdog
->max_hw_heartbeat_ms
= IMX2_WDT_MAX_TIME
* 1000;
224 wdog
->parent
= &pdev
->dev
;
226 ret
= clk_prepare_enable(wdev
->clk
);
230 regmap_read(wdev
->regmap
, IMX2_WDT_WRSR
, &val
);
231 wdog
->bootstatus
= val
& IMX2_WDT_WRSR_TOUT
? WDIOF_CARDRESET
: 0;
233 wdog
->timeout
= clamp_t(unsigned, timeout
, 1, IMX2_WDT_MAX_TIME
);
234 if (wdog
->timeout
!= timeout
)
235 dev_warn(&pdev
->dev
, "Initial timeout out of range! Clamped from %u to %u\n",
236 timeout
, wdog
->timeout
);
238 platform_set_drvdata(pdev
, wdog
);
239 watchdog_set_drvdata(wdog
, wdev
);
240 watchdog_set_nowayout(wdog
, nowayout
);
241 watchdog_set_restart_priority(wdog
, 128);
242 watchdog_init_timeout(wdog
, timeout
, &pdev
->dev
);
244 if (imx2_wdt_is_running(wdev
)) {
245 imx2_wdt_set_timeout(wdog
, wdog
->timeout
);
246 set_bit(WDOG_HW_RUNNING
, &wdog
->status
);
250 * Disable the watchdog power down counter at boot. Otherwise the power
251 * down counter will pull down the #WDOG interrupt line for one clock
254 regmap_write(wdev
->regmap
, IMX2_WDT_WMCR
, 0);
256 ret
= watchdog_register_device(wdog
);
258 dev_err(&pdev
->dev
, "cannot register watchdog device\n");
262 dev_info(&pdev
->dev
, "timeout %d sec (nowayout=%d)\n",
263 wdog
->timeout
, nowayout
);
268 clk_disable_unprepare(wdev
->clk
);
272 static int __exit
imx2_wdt_remove(struct platform_device
*pdev
)
274 struct watchdog_device
*wdog
= platform_get_drvdata(pdev
);
275 struct imx2_wdt_device
*wdev
= watchdog_get_drvdata(wdog
);
277 watchdog_unregister_device(wdog
);
279 if (imx2_wdt_is_running(wdev
)) {
281 dev_crit(&pdev
->dev
, "Device removed: Expect reboot!\n");
286 static void imx2_wdt_shutdown(struct platform_device
*pdev
)
288 struct watchdog_device
*wdog
= platform_get_drvdata(pdev
);
289 struct imx2_wdt_device
*wdev
= watchdog_get_drvdata(wdog
);
291 if (imx2_wdt_is_running(wdev
)) {
293 * We are running, configure max timeout before reboot
296 imx2_wdt_set_timeout(wdog
, IMX2_WDT_MAX_TIME
);
298 dev_crit(&pdev
->dev
, "Device shutdown: Expect reboot!\n");
302 #ifdef CONFIG_PM_SLEEP
303 /* Disable watchdog if it is active or non-active but still running */
304 static int imx2_wdt_suspend(struct device
*dev
)
306 struct watchdog_device
*wdog
= dev_get_drvdata(dev
);
307 struct imx2_wdt_device
*wdev
= watchdog_get_drvdata(wdog
);
309 /* The watchdog IP block is running */
310 if (imx2_wdt_is_running(wdev
)) {
311 imx2_wdt_set_timeout(wdog
, IMX2_WDT_MAX_TIME
);
315 clk_disable_unprepare(wdev
->clk
);
320 /* Enable watchdog and configure it if necessary */
321 static int imx2_wdt_resume(struct device
*dev
)
323 struct watchdog_device
*wdog
= dev_get_drvdata(dev
);
324 struct imx2_wdt_device
*wdev
= watchdog_get_drvdata(wdog
);
327 ret
= clk_prepare_enable(wdev
->clk
);
331 if (watchdog_active(wdog
) && !imx2_wdt_is_running(wdev
)) {
333 * If the watchdog is still active and resumes
334 * from deep sleep state, need to restart the
337 imx2_wdt_setup(wdog
);
339 if (imx2_wdt_is_running(wdev
)) {
340 imx2_wdt_set_timeout(wdog
, wdog
->timeout
);
348 static SIMPLE_DEV_PM_OPS(imx2_wdt_pm_ops
, imx2_wdt_suspend
,
351 static const struct of_device_id imx2_wdt_dt_ids
[] = {
352 { .compatible
= "fsl,imx21-wdt", },
355 MODULE_DEVICE_TABLE(of
, imx2_wdt_dt_ids
);
357 static struct platform_driver imx2_wdt_driver
= {
358 .remove
= __exit_p(imx2_wdt_remove
),
359 .shutdown
= imx2_wdt_shutdown
,
362 .pm
= &imx2_wdt_pm_ops
,
363 .of_match_table
= imx2_wdt_dt_ids
,
367 module_platform_driver_probe(imx2_wdt_driver
, imx2_wdt_probe
);
369 MODULE_AUTHOR("Wolfram Sang");
370 MODULE_DESCRIPTION("Watchdog driver for IMX2 and later");
371 MODULE_LICENSE("GPL v2");
372 MODULE_ALIAS("platform:" DRIVER_NAME
);