2 * Copyright 2011 Freescale Semiconductor, Inc.
3 * Copyright 2011 Linaro Ltd.
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
13 #include <linux/init.h>
16 #include <linux/of_address.h>
17 #include <linux/smp.h>
18 #include <asm/smp_plat.h>
21 #define SRC_GPR1 0x020
22 #define BP_SRC_SCR_WARM_RESET_ENABLE 0
23 #define BP_SRC_SCR_CORE1_RST 14
24 #define BP_SRC_SCR_CORE1_ENABLE 22
26 static void __iomem
*src_base
;
28 void imx_enable_cpu(int cpu
, bool enable
)
32 cpu
= cpu_logical_map(cpu
);
33 mask
= 1 << (BP_SRC_SCR_CORE1_ENABLE
+ cpu
- 1);
34 val
= readl_relaxed(src_base
+ SRC_SCR
);
35 val
= enable
? val
| mask
: val
& ~mask
;
36 writel_relaxed(val
, src_base
+ SRC_SCR
);
39 void imx_set_cpu_jump(int cpu
, void *jump_addr
)
41 cpu
= cpu_logical_map(cpu
);
42 writel_relaxed(virt_to_phys(jump_addr
),
43 src_base
+ SRC_GPR1
+ cpu
* 8);
46 void imx_src_prepare_restart(void)
50 /* clear enable bits of secondary cores */
51 val
= readl_relaxed(src_base
+ SRC_SCR
);
52 val
&= ~(0x7 << BP_SRC_SCR_CORE1_ENABLE
);
53 writel_relaxed(val
, src_base
+ SRC_SCR
);
55 /* clear persistent entry register of primary core */
56 writel_relaxed(0, src_base
+ SRC_GPR1
);
59 void __init
imx_src_init(void)
61 struct device_node
*np
;
64 np
= of_find_compatible_node(NULL
, NULL
, "fsl,imx6q-src");
65 src_base
= of_iomap(np
, 0);
69 * force warm reset sources to generate cold reset
70 * for a more reliable restart
72 val
= readl_relaxed(src_base
+ SRC_SCR
);
73 val
&= ~(1 << BP_SRC_SCR_WARM_RESET_ENABLE
);
74 writel_relaxed(val
, src_base
+ SRC_SCR
);