2 * linux/arch/arm/mach-shark/irq.c
6 * derived from linux/arch/ppc/kernel/i8259.c and:
7 * arch/arm/mach-ebsa110/include/mach/irq.h
8 * Copyright (C) 1996-1998 Russell King
11 #include <linux/init.h>
13 #include <linux/interrupt.h>
17 #include <asm/mach/irq.h>
20 * 8259A PIC functions to handle ISA devices:
24 * This contains the irq mask for both 8259A irq controllers,
25 * Let through the cascade-interrupt no. 2 (ff-(1<<2)==fb)
27 static unsigned char cached_irq_mask
[2] = { 0xfb, 0xff };
30 * These have to be protected by the irq controller spinlock
31 * before being called.
33 static void shark_disable_8259A_irq(struct irq_data
*d
)
38 cached_irq_mask
[0] |= mask
;
39 outb(cached_irq_mask
[1],0xA1);
41 mask
= 1 << (d
->irq
-8);
42 cached_irq_mask
[1] |= mask
;
43 outb(cached_irq_mask
[0],0x21);
47 static void shark_enable_8259A_irq(struct irq_data
*d
)
51 mask
= ~(1 << d
->irq
);
52 cached_irq_mask
[0] &= mask
;
53 outb(cached_irq_mask
[0],0x21);
55 mask
= ~(1 << (d
->irq
-8));
56 cached_irq_mask
[1] &= mask
;
57 outb(cached_irq_mask
[1],0xA1);
61 static void shark_ack_8259A_irq(struct irq_data
*d
){}
63 static irqreturn_t
bogus_int(int irq
, void *dev_id
)
65 printk("Got interrupt %i!\n",irq
);
69 static struct irqaction cascade
;
71 static struct irq_chip fb_chip
= {
73 .irq_ack
= shark_ack_8259A_irq
,
74 .irq_mask
= shark_disable_8259A_irq
,
75 .irq_unmask
= shark_enable_8259A_irq
,
78 void __init
shark_init_irq(void)
82 for (irq
= 0; irq
< NR_IRQS
; irq
++) {
83 irq_set_chip_and_handler(irq
, &fb_chip
, handle_edge_irq
);
84 set_irq_flags(irq
, IRQF_VALID
| IRQF_PROBE
);
87 /* init master interrupt controller */
88 outb(0x11, 0x20); /* Start init sequence, edge triggered (level: 0x19)*/
89 outb(0x00, 0x21); /* Vector base */
90 outb(0x04, 0x21); /* Cascade (slave) on IRQ2 */
91 outb(0x03, 0x21); /* Select 8086 mode , auto eoi*/
93 /* init slave interrupt controller */
94 outb(0x11, 0xA0); /* Start init sequence, edge triggered */
95 outb(0x08, 0xA1); /* Vector base */
96 outb(0x02, 0xA1); /* Cascade (slave) on IRQ2 */
97 outb(0x03, 0xA1); /* Select 8086 mode, auto eoi */
99 outb(cached_irq_mask
[1],0xA1);
100 outb(cached_irq_mask
[0],0x21);
101 //request_region(0x20,0x2,"pic1");
102 //request_region(0xA0,0x2,"pic2");
104 cascade
.handler
= bogus_int
;
105 cascade
.name
= "cascade";
106 setup_irq(2,&cascade
);