dm thin metadata: fix __udivdi3 undefined on 32-bit
[linux/fpc-iii.git] / drivers / ata / ahci_tegra.c
blob3a62eb246d80bc6323cfdbc18874511ce043e7f6
1 /*
2 * drivers/ata/ahci_tegra.c
4 * Copyright (c) 2014, NVIDIA CORPORATION. All rights reserved.
6 * Author:
7 * Mikko Perttunen <mperttunen@nvidia.com>
9 * This software is licensed under the terms of the GNU General Public
10 * License version 2, as published by the Free Software Foundation, and
11 * may be copied, distributed, and modified under those terms.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
20 #include <linux/ahci_platform.h>
21 #include <linux/errno.h>
22 #include <linux/kernel.h>
23 #include <linux/module.h>
24 #include <linux/of_device.h>
25 #include <linux/platform_device.h>
26 #include <linux/regulator/consumer.h>
27 #include <linux/reset.h>
29 #include <soc/tegra/fuse.h>
30 #include <soc/tegra/pmc.h>
32 #include "ahci.h"
34 #define DRV_NAME "tegra-ahci"
36 #define SATA_CONFIGURATION_0 0x180
37 #define SATA_CONFIGURATION_EN_FPCI BIT(0)
39 #define SCFG_OFFSET 0x1000
41 #define T_SATA0_CFG_1 0x04
42 #define T_SATA0_CFG_1_IO_SPACE BIT(0)
43 #define T_SATA0_CFG_1_MEMORY_SPACE BIT(1)
44 #define T_SATA0_CFG_1_BUS_MASTER BIT(2)
45 #define T_SATA0_CFG_1_SERR BIT(8)
47 #define T_SATA0_CFG_9 0x24
48 #define T_SATA0_CFG_9_BASE_ADDRESS_SHIFT 13
50 #define SATA_FPCI_BAR5 0x94
51 #define SATA_FPCI_BAR5_START_SHIFT 4
53 #define SATA_INTR_MASK 0x188
54 #define SATA_INTR_MASK_IP_INT_MASK BIT(16)
56 #define T_SATA0_AHCI_HBA_CAP_BKDR 0x300
58 #define T_SATA0_BKDOOR_CC 0x4a4
60 #define T_SATA0_CFG_SATA 0x54c
61 #define T_SATA0_CFG_SATA_BACKDOOR_PROG_IF_EN BIT(12)
63 #define T_SATA0_CFG_MISC 0x550
65 #define T_SATA0_INDEX 0x680
67 #define T_SATA0_CHX_PHY_CTRL1_GEN1 0x690
68 #define T_SATA0_CHX_PHY_CTRL1_GEN1_TX_AMP_MASK 0xff
69 #define T_SATA0_CHX_PHY_CTRL1_GEN1_TX_AMP_SHIFT 0
70 #define T_SATA0_CHX_PHY_CTRL1_GEN1_TX_PEAK_MASK (0xff << 8)
71 #define T_SATA0_CHX_PHY_CTRL1_GEN1_TX_PEAK_SHIFT 8
73 #define T_SATA0_CHX_PHY_CTRL1_GEN2 0x694
74 #define T_SATA0_CHX_PHY_CTRL1_GEN2_TX_AMP_MASK 0xff
75 #define T_SATA0_CHX_PHY_CTRL1_GEN2_TX_AMP_SHIFT 0
76 #define T_SATA0_CHX_PHY_CTRL1_GEN2_TX_PEAK_MASK (0xff << 12)
77 #define T_SATA0_CHX_PHY_CTRL1_GEN2_TX_PEAK_SHIFT 12
79 #define T_SATA0_CHX_PHY_CTRL2 0x69c
80 #define T_SATA0_CHX_PHY_CTRL2_CDR_CNTL_GEN1 0x23
82 #define T_SATA0_CHX_PHY_CTRL11 0x6d0
83 #define T_SATA0_CHX_PHY_CTRL11_GEN2_RX_EQ (0x2800 << 16)
85 #define FUSE_SATA_CALIB 0x124
86 #define FUSE_SATA_CALIB_MASK 0x3
88 struct sata_pad_calibration {
89 u8 gen1_tx_amp;
90 u8 gen1_tx_peak;
91 u8 gen2_tx_amp;
92 u8 gen2_tx_peak;
95 static const struct sata_pad_calibration tegra124_pad_calibration[] = {
96 {0x18, 0x04, 0x18, 0x0a},
97 {0x0e, 0x04, 0x14, 0x0a},
98 {0x0e, 0x07, 0x1a, 0x0e},
99 {0x14, 0x0e, 0x1a, 0x0e},
102 struct tegra_ahci_priv {
103 struct platform_device *pdev;
104 void __iomem *sata_regs;
105 struct reset_control *sata_rst;
106 struct reset_control *sata_oob_rst;
107 struct reset_control *sata_cold_rst;
108 /* Needs special handling, cannot use ahci_platform */
109 struct clk *sata_clk;
110 struct regulator_bulk_data supplies[5];
113 static int tegra_ahci_power_on(struct ahci_host_priv *hpriv)
115 struct tegra_ahci_priv *tegra = hpriv->plat_data;
116 int ret;
118 ret = regulator_bulk_enable(ARRAY_SIZE(tegra->supplies),
119 tegra->supplies);
120 if (ret)
121 return ret;
123 ret = tegra_powergate_sequence_power_up(TEGRA_POWERGATE_SATA,
124 tegra->sata_clk,
125 tegra->sata_rst);
126 if (ret)
127 goto disable_regulators;
129 reset_control_assert(tegra->sata_oob_rst);
130 reset_control_assert(tegra->sata_cold_rst);
132 ret = ahci_platform_enable_resources(hpriv);
133 if (ret)
134 goto disable_power;
136 reset_control_deassert(tegra->sata_cold_rst);
137 reset_control_deassert(tegra->sata_oob_rst);
139 return 0;
141 disable_power:
142 clk_disable_unprepare(tegra->sata_clk);
144 tegra_powergate_power_off(TEGRA_POWERGATE_SATA);
146 disable_regulators:
147 regulator_bulk_disable(ARRAY_SIZE(tegra->supplies), tegra->supplies);
149 return ret;
152 static void tegra_ahci_power_off(struct ahci_host_priv *hpriv)
154 struct tegra_ahci_priv *tegra = hpriv->plat_data;
156 ahci_platform_disable_resources(hpriv);
158 reset_control_assert(tegra->sata_rst);
159 reset_control_assert(tegra->sata_oob_rst);
160 reset_control_assert(tegra->sata_cold_rst);
162 clk_disable_unprepare(tegra->sata_clk);
163 tegra_powergate_power_off(TEGRA_POWERGATE_SATA);
165 regulator_bulk_disable(ARRAY_SIZE(tegra->supplies), tegra->supplies);
168 static int tegra_ahci_controller_init(struct ahci_host_priv *hpriv)
170 struct tegra_ahci_priv *tegra = hpriv->plat_data;
171 int ret;
172 unsigned int val;
173 struct sata_pad_calibration calib;
175 ret = tegra_ahci_power_on(hpriv);
176 if (ret) {
177 dev_err(&tegra->pdev->dev,
178 "failed to power on AHCI controller: %d\n", ret);
179 return ret;
182 val = readl(tegra->sata_regs + SATA_CONFIGURATION_0);
183 val |= SATA_CONFIGURATION_EN_FPCI;
184 writel(val, tegra->sata_regs + SATA_CONFIGURATION_0);
186 /* Pad calibration */
188 ret = tegra_fuse_readl(FUSE_SATA_CALIB, &val);
189 if (ret) {
190 dev_err(&tegra->pdev->dev,
191 "failed to read calibration fuse: %d\n", ret);
192 return ret;
195 calib = tegra124_pad_calibration[val & FUSE_SATA_CALIB_MASK];
197 writel(BIT(0), tegra->sata_regs + SCFG_OFFSET + T_SATA0_INDEX);
199 val = readl(tegra->sata_regs +
200 SCFG_OFFSET + T_SATA0_CHX_PHY_CTRL1_GEN1);
201 val &= ~T_SATA0_CHX_PHY_CTRL1_GEN1_TX_AMP_MASK;
202 val &= ~T_SATA0_CHX_PHY_CTRL1_GEN1_TX_PEAK_MASK;
203 val |= calib.gen1_tx_amp <<
204 T_SATA0_CHX_PHY_CTRL1_GEN1_TX_AMP_SHIFT;
205 val |= calib.gen1_tx_peak <<
206 T_SATA0_CHX_PHY_CTRL1_GEN1_TX_PEAK_SHIFT;
207 writel(val, tegra->sata_regs + SCFG_OFFSET +
208 T_SATA0_CHX_PHY_CTRL1_GEN1);
210 val = readl(tegra->sata_regs +
211 SCFG_OFFSET + T_SATA0_CHX_PHY_CTRL1_GEN2);
212 val &= ~T_SATA0_CHX_PHY_CTRL1_GEN2_TX_AMP_MASK;
213 val &= ~T_SATA0_CHX_PHY_CTRL1_GEN2_TX_PEAK_MASK;
214 val |= calib.gen2_tx_amp <<
215 T_SATA0_CHX_PHY_CTRL1_GEN1_TX_AMP_SHIFT;
216 val |= calib.gen2_tx_peak <<
217 T_SATA0_CHX_PHY_CTRL1_GEN1_TX_PEAK_SHIFT;
218 writel(val, tegra->sata_regs + SCFG_OFFSET +
219 T_SATA0_CHX_PHY_CTRL1_GEN2);
221 writel(T_SATA0_CHX_PHY_CTRL11_GEN2_RX_EQ,
222 tegra->sata_regs + SCFG_OFFSET + T_SATA0_CHX_PHY_CTRL11);
223 writel(T_SATA0_CHX_PHY_CTRL2_CDR_CNTL_GEN1,
224 tegra->sata_regs + SCFG_OFFSET + T_SATA0_CHX_PHY_CTRL2);
226 writel(0, tegra->sata_regs + SCFG_OFFSET + T_SATA0_INDEX);
228 /* Program controller device ID */
230 val = readl(tegra->sata_regs + SCFG_OFFSET + T_SATA0_CFG_SATA);
231 val |= T_SATA0_CFG_SATA_BACKDOOR_PROG_IF_EN;
232 writel(val, tegra->sata_regs + SCFG_OFFSET + T_SATA0_CFG_SATA);
234 writel(0x01060100, tegra->sata_regs + SCFG_OFFSET + T_SATA0_BKDOOR_CC);
236 val = readl(tegra->sata_regs + SCFG_OFFSET + T_SATA0_CFG_SATA);
237 val &= ~T_SATA0_CFG_SATA_BACKDOOR_PROG_IF_EN;
238 writel(val, tegra->sata_regs + SCFG_OFFSET + T_SATA0_CFG_SATA);
240 /* Enable IO & memory access, bus master mode */
242 val = readl(tegra->sata_regs + SCFG_OFFSET + T_SATA0_CFG_1);
243 val |= T_SATA0_CFG_1_IO_SPACE | T_SATA0_CFG_1_MEMORY_SPACE |
244 T_SATA0_CFG_1_BUS_MASTER | T_SATA0_CFG_1_SERR;
245 writel(val, tegra->sata_regs + SCFG_OFFSET + T_SATA0_CFG_1);
247 /* Program SATA MMIO */
249 writel(0x10000 << SATA_FPCI_BAR5_START_SHIFT,
250 tegra->sata_regs + SATA_FPCI_BAR5);
252 writel(0x08000 << T_SATA0_CFG_9_BASE_ADDRESS_SHIFT,
253 tegra->sata_regs + SCFG_OFFSET + T_SATA0_CFG_9);
255 /* Unmask SATA interrupts */
257 val = readl(tegra->sata_regs + SATA_INTR_MASK);
258 val |= SATA_INTR_MASK_IP_INT_MASK;
259 writel(val, tegra->sata_regs + SATA_INTR_MASK);
261 return 0;
264 static void tegra_ahci_controller_deinit(struct ahci_host_priv *hpriv)
266 tegra_ahci_power_off(hpriv);
269 static void tegra_ahci_host_stop(struct ata_host *host)
271 struct ahci_host_priv *hpriv = host->private_data;
273 tegra_ahci_controller_deinit(hpriv);
276 static struct ata_port_operations ahci_tegra_port_ops = {
277 .inherits = &ahci_ops,
278 .host_stop = tegra_ahci_host_stop,
281 static const struct ata_port_info ahci_tegra_port_info = {
282 .flags = AHCI_FLAG_COMMON,
283 .pio_mask = ATA_PIO4,
284 .udma_mask = ATA_UDMA6,
285 .port_ops = &ahci_tegra_port_ops,
288 static const struct of_device_id tegra_ahci_of_match[] = {
289 { .compatible = "nvidia,tegra124-ahci" },
292 MODULE_DEVICE_TABLE(of, tegra_ahci_of_match);
294 static struct scsi_host_template ahci_platform_sht = {
295 AHCI_SHT(DRV_NAME),
298 static int tegra_ahci_probe(struct platform_device *pdev)
300 struct ahci_host_priv *hpriv;
301 struct tegra_ahci_priv *tegra;
302 struct resource *res;
303 int ret;
305 hpriv = ahci_platform_get_resources(pdev);
306 if (IS_ERR(hpriv))
307 return PTR_ERR(hpriv);
309 tegra = devm_kzalloc(&pdev->dev, sizeof(*tegra), GFP_KERNEL);
310 if (!tegra)
311 return -ENOMEM;
313 hpriv->plat_data = tegra;
315 tegra->pdev = pdev;
317 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
318 tegra->sata_regs = devm_ioremap_resource(&pdev->dev, res);
319 if (IS_ERR(tegra->sata_regs))
320 return PTR_ERR(tegra->sata_regs);
322 tegra->sata_rst = devm_reset_control_get(&pdev->dev, "sata");
323 if (IS_ERR(tegra->sata_rst)) {
324 dev_err(&pdev->dev, "Failed to get sata reset\n");
325 return PTR_ERR(tegra->sata_rst);
328 tegra->sata_oob_rst = devm_reset_control_get(&pdev->dev, "sata-oob");
329 if (IS_ERR(tegra->sata_oob_rst)) {
330 dev_err(&pdev->dev, "Failed to get sata-oob reset\n");
331 return PTR_ERR(tegra->sata_oob_rst);
334 tegra->sata_cold_rst = devm_reset_control_get(&pdev->dev, "sata-cold");
335 if (IS_ERR(tegra->sata_cold_rst)) {
336 dev_err(&pdev->dev, "Failed to get sata-cold reset\n");
337 return PTR_ERR(tegra->sata_cold_rst);
340 tegra->sata_clk = devm_clk_get(&pdev->dev, "sata");
341 if (IS_ERR(tegra->sata_clk)) {
342 dev_err(&pdev->dev, "Failed to get sata clock\n");
343 return PTR_ERR(tegra->sata_clk);
346 tegra->supplies[0].supply = "avdd";
347 tegra->supplies[1].supply = "hvdd";
348 tegra->supplies[2].supply = "vddio";
349 tegra->supplies[3].supply = "target-5v";
350 tegra->supplies[4].supply = "target-12v";
352 ret = devm_regulator_bulk_get(&pdev->dev, ARRAY_SIZE(tegra->supplies),
353 tegra->supplies);
354 if (ret) {
355 dev_err(&pdev->dev, "Failed to get regulators\n");
356 return ret;
359 ret = tegra_ahci_controller_init(hpriv);
360 if (ret)
361 return ret;
363 ret = ahci_platform_init_host(pdev, hpriv, &ahci_tegra_port_info,
364 &ahci_platform_sht);
365 if (ret)
366 goto deinit_controller;
368 return 0;
370 deinit_controller:
371 tegra_ahci_controller_deinit(hpriv);
373 return ret;
376 static struct platform_driver tegra_ahci_driver = {
377 .probe = tegra_ahci_probe,
378 .remove = ata_platform_remove_one,
379 .driver = {
380 .name = DRV_NAME,
381 .of_match_table = tegra_ahci_of_match,
383 /* LP0 suspend support not implemented */
385 module_platform_driver(tegra_ahci_driver);
387 MODULE_AUTHOR("Mikko Perttunen <mperttunen@nvidia.com>");
388 MODULE_DESCRIPTION("Tegra124 AHCI SATA driver");
389 MODULE_LICENSE("GPL v2");