2 * linux/arch/arm/mach-omap2/io.c
4 * OMAP2 I/O mapping code
6 * Copyright (C) 2005 Nokia Corporation
7 * Copyright (C) 2007-2009 Texas Instruments
10 * Juha Yrjola <juha.yrjola@nokia.com>
11 * Syed Khasim <x0khasim@ti.com>
13 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
15 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
19 #include <linux/module.h>
20 #include <linux/kernel.h>
21 #include <linux/init.h>
23 #include <linux/clk.h>
26 #include <asm/mach/map.h>
28 #include <linux/omap-dma.h>
30 #include "omap_hwmod.h"
34 #include "powerdomain.h"
35 #include "clockdomain.h"
38 #include "clock2xxx.h"
39 #include "clock3xxx.h"
40 #include "clock44xx.h"
52 #include "prcm_mpu44xx.h"
53 #include "prminst44xx.h"
61 * omap_clk_soc_init: points to a function that does the SoC-specific
62 * clock initializations
64 static int (*omap_clk_soc_init
)(void);
67 * The machine specific code may provide the extra mapping besides the
68 * default mapping provided here.
71 #if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
72 static struct map_desc omap24xx_io_desc
[] __initdata
= {
74 .virtual = L3_24XX_VIRT
,
75 .pfn
= __phys_to_pfn(L3_24XX_PHYS
),
76 .length
= L3_24XX_SIZE
,
80 .virtual = L4_24XX_VIRT
,
81 .pfn
= __phys_to_pfn(L4_24XX_PHYS
),
82 .length
= L4_24XX_SIZE
,
87 #ifdef CONFIG_SOC_OMAP2420
88 static struct map_desc omap242x_io_desc
[] __initdata
= {
90 .virtual = DSP_MEM_2420_VIRT
,
91 .pfn
= __phys_to_pfn(DSP_MEM_2420_PHYS
),
92 .length
= DSP_MEM_2420_SIZE
,
96 .virtual = DSP_IPI_2420_VIRT
,
97 .pfn
= __phys_to_pfn(DSP_IPI_2420_PHYS
),
98 .length
= DSP_IPI_2420_SIZE
,
102 .virtual = DSP_MMU_2420_VIRT
,
103 .pfn
= __phys_to_pfn(DSP_MMU_2420_PHYS
),
104 .length
= DSP_MMU_2420_SIZE
,
111 #ifdef CONFIG_SOC_OMAP2430
112 static struct map_desc omap243x_io_desc
[] __initdata
= {
114 .virtual = L4_WK_243X_VIRT
,
115 .pfn
= __phys_to_pfn(L4_WK_243X_PHYS
),
116 .length
= L4_WK_243X_SIZE
,
120 .virtual = OMAP243X_GPMC_VIRT
,
121 .pfn
= __phys_to_pfn(OMAP243X_GPMC_PHYS
),
122 .length
= OMAP243X_GPMC_SIZE
,
126 .virtual = OMAP243X_SDRC_VIRT
,
127 .pfn
= __phys_to_pfn(OMAP243X_SDRC_PHYS
),
128 .length
= OMAP243X_SDRC_SIZE
,
132 .virtual = OMAP243X_SMS_VIRT
,
133 .pfn
= __phys_to_pfn(OMAP243X_SMS_PHYS
),
134 .length
= OMAP243X_SMS_SIZE
,
141 #ifdef CONFIG_ARCH_OMAP3
142 static struct map_desc omap34xx_io_desc
[] __initdata
= {
144 .virtual = L3_34XX_VIRT
,
145 .pfn
= __phys_to_pfn(L3_34XX_PHYS
),
146 .length
= L3_34XX_SIZE
,
150 .virtual = L4_34XX_VIRT
,
151 .pfn
= __phys_to_pfn(L4_34XX_PHYS
),
152 .length
= L4_34XX_SIZE
,
156 .virtual = OMAP34XX_GPMC_VIRT
,
157 .pfn
= __phys_to_pfn(OMAP34XX_GPMC_PHYS
),
158 .length
= OMAP34XX_GPMC_SIZE
,
162 .virtual = OMAP343X_SMS_VIRT
,
163 .pfn
= __phys_to_pfn(OMAP343X_SMS_PHYS
),
164 .length
= OMAP343X_SMS_SIZE
,
168 .virtual = OMAP343X_SDRC_VIRT
,
169 .pfn
= __phys_to_pfn(OMAP343X_SDRC_PHYS
),
170 .length
= OMAP343X_SDRC_SIZE
,
174 .virtual = L4_PER_34XX_VIRT
,
175 .pfn
= __phys_to_pfn(L4_PER_34XX_PHYS
),
176 .length
= L4_PER_34XX_SIZE
,
180 .virtual = L4_EMU_34XX_VIRT
,
181 .pfn
= __phys_to_pfn(L4_EMU_34XX_PHYS
),
182 .length
= L4_EMU_34XX_SIZE
,
188 #ifdef CONFIG_SOC_TI81XX
189 static struct map_desc omapti81xx_io_desc
[] __initdata
= {
191 .virtual = L4_34XX_VIRT
,
192 .pfn
= __phys_to_pfn(L4_34XX_PHYS
),
193 .length
= L4_34XX_SIZE
,
199 #if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX)
200 static struct map_desc omapam33xx_io_desc
[] __initdata
= {
202 .virtual = L4_34XX_VIRT
,
203 .pfn
= __phys_to_pfn(L4_34XX_PHYS
),
204 .length
= L4_34XX_SIZE
,
208 .virtual = L4_WK_AM33XX_VIRT
,
209 .pfn
= __phys_to_pfn(L4_WK_AM33XX_PHYS
),
210 .length
= L4_WK_AM33XX_SIZE
,
216 #ifdef CONFIG_ARCH_OMAP4
217 static struct map_desc omap44xx_io_desc
[] __initdata
= {
219 .virtual = L3_44XX_VIRT
,
220 .pfn
= __phys_to_pfn(L3_44XX_PHYS
),
221 .length
= L3_44XX_SIZE
,
225 .virtual = L4_44XX_VIRT
,
226 .pfn
= __phys_to_pfn(L4_44XX_PHYS
),
227 .length
= L4_44XX_SIZE
,
231 .virtual = L4_PER_44XX_VIRT
,
232 .pfn
= __phys_to_pfn(L4_PER_44XX_PHYS
),
233 .length
= L4_PER_44XX_SIZE
,
239 #if defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX)
240 static struct map_desc omap54xx_io_desc
[] __initdata
= {
242 .virtual = L3_54XX_VIRT
,
243 .pfn
= __phys_to_pfn(L3_54XX_PHYS
),
244 .length
= L3_54XX_SIZE
,
248 .virtual = L4_54XX_VIRT
,
249 .pfn
= __phys_to_pfn(L4_54XX_PHYS
),
250 .length
= L4_54XX_SIZE
,
254 .virtual = L4_WK_54XX_VIRT
,
255 .pfn
= __phys_to_pfn(L4_WK_54XX_PHYS
),
256 .length
= L4_WK_54XX_SIZE
,
260 .virtual = L4_PER_54XX_VIRT
,
261 .pfn
= __phys_to_pfn(L4_PER_54XX_PHYS
),
262 .length
= L4_PER_54XX_SIZE
,
268 #ifdef CONFIG_SOC_OMAP2420
269 void __init
omap242x_map_io(void)
271 iotable_init(omap24xx_io_desc
, ARRAY_SIZE(omap24xx_io_desc
));
272 iotable_init(omap242x_io_desc
, ARRAY_SIZE(omap242x_io_desc
));
276 #ifdef CONFIG_SOC_OMAP2430
277 void __init
omap243x_map_io(void)
279 iotable_init(omap24xx_io_desc
, ARRAY_SIZE(omap24xx_io_desc
));
280 iotable_init(omap243x_io_desc
, ARRAY_SIZE(omap243x_io_desc
));
284 #ifdef CONFIG_ARCH_OMAP3
285 void __init
omap3_map_io(void)
287 iotable_init(omap34xx_io_desc
, ARRAY_SIZE(omap34xx_io_desc
));
291 #ifdef CONFIG_SOC_TI81XX
292 void __init
ti81xx_map_io(void)
294 iotable_init(omapti81xx_io_desc
, ARRAY_SIZE(omapti81xx_io_desc
));
298 #if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX)
299 void __init
am33xx_map_io(void)
301 iotable_init(omapam33xx_io_desc
, ARRAY_SIZE(omapam33xx_io_desc
));
305 #ifdef CONFIG_ARCH_OMAP4
306 void __init
omap4_map_io(void)
308 iotable_init(omap44xx_io_desc
, ARRAY_SIZE(omap44xx_io_desc
));
309 omap_barriers_init();
313 #if defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX)
314 void __init
omap5_map_io(void)
316 iotable_init(omap54xx_io_desc
, ARRAY_SIZE(omap54xx_io_desc
));
317 omap_barriers_init();
321 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
323 * Sets the CORE DPLL3 M2 divider to the same value that it's at
324 * currently. This has the effect of setting the SDRC SDRAM AC timing
325 * registers to the values currently defined by the kernel. Currently
326 * only defined for OMAP3; will return 0 if called on OMAP2. Returns
327 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
328 * or passes along the return value of clk_set_rate().
330 static int __init
_omap2_init_reprogram_sdrc(void)
332 struct clk
*dpll3_m2_ck
;
336 if (!cpu_is_omap34xx())
339 dpll3_m2_ck
= clk_get(NULL
, "dpll3_m2_ck");
340 if (IS_ERR(dpll3_m2_ck
))
343 rate
= clk_get_rate(dpll3_m2_ck
);
344 pr_info("Reprogramming SDRC clock to %ld Hz\n", rate
);
345 v
= clk_set_rate(dpll3_m2_ck
, rate
);
347 pr_err("dpll3_m2_clk rate change failed: %d\n", v
);
349 clk_put(dpll3_m2_ck
);
354 static int _set_hwmod_postsetup_state(struct omap_hwmod
*oh
, void *data
)
356 return omap_hwmod_set_postsetup_state(oh
, *(u8
*)data
);
359 static void __init
omap_hwmod_init_postsetup(void)
363 /* Set the default postsetup state for all hwmods */
365 postsetup_state
= _HWMOD_STATE_IDLE
;
367 postsetup_state
= _HWMOD_STATE_ENABLED
;
369 omap_hwmod_for_each(_set_hwmod_postsetup_state
, &postsetup_state
);
371 omap_pm_if_early_init();
374 static void __init __maybe_unused
omap_common_late_init(void)
376 omap_mux_late_init();
377 omap2_common_pm_late_init();
378 omap_soc_device_init();
381 #ifdef CONFIG_SOC_OMAP2420
382 void __init
omap2420_init_early(void)
384 omap2_set_globals_tap(OMAP242X_CLASS
, OMAP2_L4_IO_ADDRESS(0x48014000));
385 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE
),
386 OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE
));
387 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE
),
389 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2420_PRM_BASE
));
390 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2420_CM_BASE
), NULL
);
391 omap2xxx_check_revision();
394 omap2xxx_voltagedomains_init();
395 omap242x_powerdomains_init();
396 omap242x_clockdomains_init();
397 omap2420_hwmod_init();
398 omap_hwmod_init_postsetup();
399 omap_clk_soc_init
= omap2420_dt_clk_init
;
400 rate_table
= omap2420_rate_table
;
403 void __init
omap2420_init_late(void)
405 omap_common_late_init();
407 omap2_clk_enable_autoidle_all();
411 #ifdef CONFIG_SOC_OMAP2430
412 void __init
omap2430_init_early(void)
414 omap2_set_globals_tap(OMAP243X_CLASS
, OMAP2_L4_IO_ADDRESS(0x4900a000));
415 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE
),
416 OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE
));
417 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE
),
419 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2430_PRM_BASE
));
420 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2430_CM_BASE
), NULL
);
421 omap2xxx_check_revision();
424 omap2xxx_voltagedomains_init();
425 omap243x_powerdomains_init();
426 omap243x_clockdomains_init();
427 omap2430_hwmod_init();
428 omap_hwmod_init_postsetup();
429 omap_clk_soc_init
= omap2430_dt_clk_init
;
430 rate_table
= omap2430_rate_table
;
433 void __init
omap2430_init_late(void)
435 omap_common_late_init();
437 omap2_clk_enable_autoidle_all();
442 * Currently only board-omap3beagle.c should call this because of the
443 * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
445 #ifdef CONFIG_ARCH_OMAP3
446 void __init
omap3_init_early(void)
448 omap2_set_globals_tap(OMAP343X_CLASS
, OMAP2_L4_IO_ADDRESS(0x4830A000));
449 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE
),
450 OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE
));
451 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE
),
453 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE
));
454 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP3430_CM_BASE
), NULL
);
455 omap3xxx_check_revision();
456 omap3xxx_check_features();
459 omap3xxx_voltagedomains_init();
460 omap3xxx_powerdomains_init();
461 omap3xxx_clockdomains_init();
462 omap3xxx_hwmod_init();
463 omap_hwmod_init_postsetup();
464 if (!of_have_populated_dt()) {
465 omap3_prcm_legacy_iomaps_init();
467 omap_clk_soc_init
= am35xx_clk_legacy_init
;
468 else if (cpu_is_omap3630())
469 omap_clk_soc_init
= omap36xx_clk_legacy_init
;
470 else if (omap_rev() == OMAP3430_REV_ES1_0
)
471 omap_clk_soc_init
= omap3430es1_clk_legacy_init
;
473 omap_clk_soc_init
= omap3430_clk_legacy_init
;
477 void __init
omap3430_init_early(void)
480 if (of_have_populated_dt())
481 omap_clk_soc_init
= omap3430_dt_clk_init
;
484 void __init
omap35xx_init_early(void)
487 if (of_have_populated_dt())
488 omap_clk_soc_init
= omap3430_dt_clk_init
;
491 void __init
omap3630_init_early(void)
494 if (of_have_populated_dt())
495 omap_clk_soc_init
= omap3630_dt_clk_init
;
498 void __init
am35xx_init_early(void)
501 if (of_have_populated_dt())
502 omap_clk_soc_init
= am35xx_dt_clk_init
;
505 void __init
omap3_init_late(void)
507 omap_common_late_init();
509 omap2_clk_enable_autoidle_all();
512 void __init
omap3430_init_late(void)
514 omap_common_late_init();
516 omap2_clk_enable_autoidle_all();
519 void __init
omap35xx_init_late(void)
521 omap_common_late_init();
523 omap2_clk_enable_autoidle_all();
526 void __init
omap3630_init_late(void)
528 omap_common_late_init();
530 omap2_clk_enable_autoidle_all();
533 void __init
am35xx_init_late(void)
535 omap_common_late_init();
537 omap2_clk_enable_autoidle_all();
540 void __init
ti81xx_init_late(void)
542 omap_common_late_init();
543 omap2_clk_enable_autoidle_all();
547 #ifdef CONFIG_SOC_TI81XX
548 void __init
ti814x_init_early(void)
550 omap2_set_globals_tap(TI814X_CLASS
,
551 OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE
));
552 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(TI81XX_CTRL_BASE
),
554 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE
));
555 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE
), NULL
);
556 omap3xxx_check_revision();
557 ti81xx_check_features();
560 omap3xxx_voltagedomains_init();
561 omap3xxx_powerdomains_init();
562 ti81xx_clockdomains_init();
564 omap_hwmod_init_postsetup();
565 if (of_have_populated_dt())
566 omap_clk_soc_init
= ti81xx_dt_clk_init
;
569 void __init
ti816x_init_early(void)
571 omap2_set_globals_tap(TI816X_CLASS
,
572 OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE
));
573 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(TI81XX_CTRL_BASE
),
575 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE
));
576 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE
), NULL
);
577 omap3xxx_check_revision();
578 ti81xx_check_features();
581 omap3xxx_voltagedomains_init();
582 omap3xxx_powerdomains_init();
583 ti81xx_clockdomains_init();
585 omap_hwmod_init_postsetup();
586 if (of_have_populated_dt())
587 omap_clk_soc_init
= ti81xx_dt_clk_init
;
591 #ifdef CONFIG_SOC_AM33XX
592 void __init
am33xx_init_early(void)
594 omap2_set_globals_tap(AM335X_CLASS
,
595 AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE
));
596 omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE
),
598 omap2_set_globals_prm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE
));
599 omap2_set_globals_cm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE
), NULL
);
600 omap3xxx_check_revision();
601 am33xx_check_features();
604 am33xx_powerdomains_init();
605 am33xx_clockdomains_init();
607 omap_hwmod_init_postsetup();
608 omap_clk_soc_init
= am33xx_dt_clk_init
;
611 void __init
am33xx_init_late(void)
613 omap_common_late_init();
617 #ifdef CONFIG_SOC_AM43XX
618 void __init
am43xx_init_early(void)
620 omap2_set_globals_tap(AM335X_CLASS
,
621 AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE
));
622 omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE
),
624 omap2_set_globals_prm(AM33XX_L4_WK_IO_ADDRESS(AM43XX_PRCM_BASE
));
625 omap2_set_globals_cm(AM33XX_L4_WK_IO_ADDRESS(AM43XX_PRCM_BASE
), NULL
);
626 omap_prm_base_init();
628 omap3xxx_check_revision();
629 am33xx_check_features();
632 am43xx_powerdomains_init();
633 am43xx_clockdomains_init();
635 omap_hwmod_init_postsetup();
636 omap_l2_cache_init();
637 omap_clk_soc_init
= am43xx_dt_clk_init
;
640 void __init
am43xx_init_late(void)
642 omap_common_late_init();
646 #ifdef CONFIG_ARCH_OMAP4
647 void __init
omap4430_init_early(void)
649 omap2_set_globals_tap(OMAP443X_CLASS
,
650 OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE
));
651 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE
),
652 OMAP2_L4_IO_ADDRESS(OMAP443X_CTRL_BASE
));
653 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP4430_PRM_BASE
));
654 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP4430_CM_BASE
),
655 OMAP2_L4_IO_ADDRESS(OMAP4430_CM2_BASE
));
656 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE
));
657 omap_prm_base_init();
659 omap4xxx_check_revision();
660 omap4xxx_check_features();
662 omap4_pm_init_early();
664 omap44xx_voltagedomains_init();
665 omap44xx_powerdomains_init();
666 omap44xx_clockdomains_init();
667 omap44xx_hwmod_init();
668 omap_hwmod_init_postsetup();
669 omap_l2_cache_init();
670 omap_clk_soc_init
= omap4xxx_dt_clk_init
;
673 void __init
omap4430_init_late(void)
675 omap_common_late_init();
677 omap2_clk_enable_autoidle_all();
681 #ifdef CONFIG_SOC_OMAP5
682 void __init
omap5_init_early(void)
684 omap2_set_globals_tap(OMAP54XX_CLASS
,
685 OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE
));
686 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE
),
687 OMAP2_L4_IO_ADDRESS(OMAP54XX_CTRL_BASE
));
688 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE
));
689 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_AON_BASE
),
690 OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE
));
691 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE
));
692 omap4_pm_init_early();
693 omap_prm_base_init();
696 omap5xxx_check_revision();
698 omap54xx_voltagedomains_init();
699 omap54xx_powerdomains_init();
700 omap54xx_clockdomains_init();
701 omap54xx_hwmod_init();
702 omap_hwmod_init_postsetup();
703 omap_clk_soc_init
= omap5xxx_dt_clk_init
;
706 void __init
omap5_init_late(void)
708 omap_common_late_init();
710 omap2_clk_enable_autoidle_all();
714 #ifdef CONFIG_SOC_DRA7XX
715 void __init
dra7xx_init_early(void)
717 omap2_set_globals_tap(-1, OMAP2_L4_IO_ADDRESS(DRA7XX_TAP_BASE
));
718 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE
),
719 OMAP2_L4_IO_ADDRESS(DRA7XX_CTRL_BASE
));
720 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE
));
721 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(DRA7XX_CM_CORE_AON_BASE
),
722 OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE
));
723 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE
));
724 omap4_pm_init_early();
725 omap_prm_base_init();
728 dra7xxx_check_revision();
730 dra7xx_powerdomains_init();
731 dra7xx_clockdomains_init();
733 omap_hwmod_init_postsetup();
734 omap_clk_soc_init
= dra7xx_dt_clk_init
;
737 void __init
dra7xx_init_late(void)
739 omap_common_late_init();
741 omap2_clk_enable_autoidle_all();
746 void __init
omap_sdrc_init(struct omap_sdrc_params
*sdrc_cs0
,
747 struct omap_sdrc_params
*sdrc_cs1
)
751 if (cpu_is_omap24xx() || omap3_has_sdrc()) {
752 omap2_sdrc_init(sdrc_cs0
, sdrc_cs1
);
753 _omap2_init_reprogram_sdrc();
757 int __init
omap_clk_init(void)
761 if (!omap_clk_soc_init
)
764 ti_clk_init_features();
766 if (of_have_populated_dt()) {
767 ret
= of_prcm_init();
773 ti_dt_clk_init_retry_clks();
775 ti_dt_clockdomains_setup();
778 ret
= omap_clk_soc_init();