2 * GE SBC310 Device Tree Source
4 * Copyright 2008 GE Intelligent Platforms Embedded Systems, Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
11 * Based on: SBS CM6 Device Tree Source
12 * Copyright 2007 SBS Technologies GmbH & Co. KG
13 * And: mpc8641_hpcn.dts (MPC8641 HPCN Device Tree Source)
14 * Copyright 2006 Freescale Semiconductor Inc.
18 * Compiled with dtc -I dts -O dtb -o gef_sbc310.dtb gef_sbc310.dts
25 compatible = "gef,sbc310";
45 d-cache-line-size = <32>; // 32 bytes
46 i-cache-line-size = <32>; // 32 bytes
47 d-cache-size = <32768>; // L1, 32K
48 i-cache-size = <32768>; // L1, 32K
49 timebase-frequency = <0>; // From uboot
50 bus-frequency = <0>; // From uboot
51 clock-frequency = <0>; // From uboot
56 d-cache-line-size = <32>; // 32 bytes
57 i-cache-line-size = <32>; // 32 bytes
58 d-cache-size = <32768>; // L1, 32K
59 i-cache-size = <32768>; // L1, 32K
60 timebase-frequency = <0>; // From uboot
61 bus-frequency = <0>; // From uboot
62 clock-frequency = <0>; // From uboot
67 device_type = "memory";
68 reg = <0x0 0x40000000>; // set by uboot
74 compatible = "fsl,mpc8641-localbus", "simple-bus";
75 reg = <0xfef05000 0x1000>;
77 interrupt-parent = <&mpic>;
79 ranges = <0 0 0xff000000 0x01000000 // 16MB Boot flash
80 1 0 0xe0000000 0x08000000 // Paged Flash 0
81 2 0 0xe8000000 0x08000000 // Paged Flash 1
82 3 0 0xfc100000 0x00020000 // NVRAM
83 4 0 0xfc000000 0x00010000>; // FPGA
85 /* flash@0,0 is a mirror of part of the memory in flash@1,0
87 compatible = "gef,sbc310-firmware-mirror", "cfi-flash";
88 reg = <0x0 0x0 0x01000000>;
95 reg = <0x0 0x01000000>;
102 compatible = "gef,sbc310-paged-flash", "cfi-flash";
103 reg = <0x1 0x0 0x8000000>;
106 #address-cells = <1>;
110 reg = <0x0 0x7800000>;
114 reg = <0x7800000 0x800000>;
120 device_type = "nvram";
121 compatible = "simtek,stk14ca8";
122 reg = <0x3 0x0 0x20000>;
126 compatible = "gef,fpga-regs";
127 reg = <0x4 0x0 0x40>;
131 compatible = "gef,sbc310-fpga-wdt", "gef,fpga-wdt-1.00",
133 reg = <0x4 0x2000 0x8>;
134 interrupts = <0x1a 0x4>;
135 interrupt-parent = <&gef_pic>;
139 compatible = "gef,sbc310-fpga-wdt", "gef,fpga-wdt-1.00",
141 reg = <0x4 0x2010 0x8>;
142 interrupts = <0x1b 0x4>;
143 interrupt-parent = <&gef_pic>;
146 gef_pic: pic@4,4000 {
147 #interrupt-cells = <1>;
148 interrupt-controller;
149 compatible = "gef,sbc310-fpga-pic", "gef,fpga-pic";
150 reg = <0x4 0x4000 0x20>;
153 interrupt-parent = <&mpic>;
156 gef_gpio: gpio@4,8000 {
158 compatible = "gef,sbc310-gpio";
159 reg = <0x4 0x8000 0x24>;
165 #address-cells = <1>;
167 #interrupt-cells = <2>;
169 compatible = "fsl,mpc8641-soc", "simple-bus";
170 ranges = <0x0 0xfef00000 0x00100000>;
171 bus-frequency = <33333333>;
174 compatible = "fsl,mcm-law";
180 compatible = "fsl,mpc8641-mcm", "fsl,mcm";
181 reg = <0x1000 0x1000>;
183 interrupt-parent = <&mpic>;
187 #address-cells = <1>;
189 compatible = "fsl-i2c";
190 reg = <0x3000 0x100>;
191 interrupts = <0x2b 0x2>;
192 interrupt-parent = <&mpic>;
196 compatible = "epson,rx8581";
202 #address-cells = <1>;
204 compatible = "fsl-i2c";
205 reg = <0x3100 0x100>;
206 interrupts = <0x2b 0x2>;
207 interrupt-parent = <&mpic>;
211 compatible = "national,lm92";
216 compatible = "adi,adt7461";
221 compatible = "dallas,ds1682";
227 #address-cells = <1>;
229 compatible = "fsl,mpc8641-dma", "fsl,eloplus-dma";
231 ranges = <0x0 0x21100 0x200>;
234 compatible = "fsl,mpc8641-dma-channel",
235 "fsl,eloplus-dma-channel";
238 interrupt-parent = <&mpic>;
242 compatible = "fsl,mpc8641-dma-channel",
243 "fsl,eloplus-dma-channel";
246 interrupt-parent = <&mpic>;
250 compatible = "fsl,mpc8641-dma-channel",
251 "fsl,eloplus-dma-channel";
254 interrupt-parent = <&mpic>;
258 compatible = "fsl,mpc8641-dma-channel",
259 "fsl,eloplus-dma-channel";
262 interrupt-parent = <&mpic>;
267 enet0: ethernet@24000 {
268 #address-cells = <1>;
271 device_type = "network";
273 compatible = "gianfar";
274 reg = <0x24000 0x1000>;
275 ranges = <0x0 0x24000 0x1000>;
276 local-mac-address = [ 00 00 00 00 00 00 ];
277 interrupts = <29 2 30 2 34 2>;
278 interrupt-parent = <&mpic>;
279 tbi-handle = <&tbi0>;
280 phy-handle = <&phy0>;
281 phy-connection-type = "gmii";
284 #address-cells = <1>;
286 compatible = "fsl,gianfar-mdio";
289 phy0: ethernet-phy@0 {
290 interrupt-parent = <&gef_pic>;
291 interrupts = <0x9 0x4>;
293 device_type = "ethernet-phy";
295 phy2: ethernet-phy@2 {
296 interrupt-parent = <&gef_pic>;
297 interrupts = <0x8 0x4>;
299 device_type = "ethernet-phy";
303 device_type = "tbi-phy";
308 enet1: ethernet@26000 {
309 #address-cells = <1>;
312 device_type = "network";
314 compatible = "gianfar";
315 reg = <0x26000 0x1000>;
316 ranges = <0x0 0x26000 0x1000>;
317 local-mac-address = [ 00 00 00 00 00 00 ];
318 interrupts = <31 2 32 2 33 2>;
319 interrupt-parent = <&mpic>;
320 tbi-handle = <&tbi2>;
321 phy-handle = <&phy2>;
322 phy-connection-type = "gmii";
325 #address-cells = <1>;
327 compatible = "fsl,gianfar-tbi";
332 device_type = "tbi-phy";
337 serial0: serial@4500 {
339 device_type = "serial";
340 compatible = "ns16550";
341 reg = <0x4500 0x100>;
342 clock-frequency = <0>;
343 interrupts = <0x2a 0x2>;
344 interrupt-parent = <&mpic>;
347 serial1: serial@4600 {
349 device_type = "serial";
350 compatible = "ns16550";
351 reg = <0x4600 0x100>;
352 clock-frequency = <0>;
353 interrupts = <0x1c 0x2>;
354 interrupt-parent = <&mpic>;
358 clock-frequency = <0>;
359 interrupt-controller;
360 #address-cells = <0>;
361 #interrupt-cells = <2>;
362 reg = <0x40000 0x40000>;
363 compatible = "chrp,open-pic";
364 device_type = "open-pic";
368 compatible = "fsl,mpc8641-msi", "fsl,mpic-msi";
369 reg = <0x41600 0x80>;
370 msi-available-ranges = <0 0x100>;
380 interrupt-parent = <&mpic>;
383 global-utilities@e0000 {
384 compatible = "fsl,mpc8641-guts";
385 reg = <0xe0000 0x1000>;
390 pci0: pcie@fef08000 {
391 compatible = "fsl,mpc8641-pcie";
393 #interrupt-cells = <1>;
395 #address-cells = <3>;
396 reg = <0xfef08000 0x1000>;
397 bus-range = <0x0 0xff>;
398 ranges = <0x02000000 0x0 0x80000000 0x80000000 0x0 0x40000000
399 0x01000000 0x0 0x00000000 0xfe000000 0x0 0x00400000>;
400 clock-frequency = <33333333>;
401 interrupt-parent = <&mpic>;
402 interrupts = <0x18 0x2>;
403 interrupt-map-mask = <0xff00 0x0 0x0 0x7>;
405 0x0000 0x0 0x0 0x1 &mpic 0x0 0x2
406 0x0000 0x0 0x0 0x2 &mpic 0x1 0x2
407 0x0000 0x0 0x0 0x3 &mpic 0x2 0x2
408 0x0000 0x0 0x0 0x4 &mpic 0x3 0x2
414 #address-cells = <3>;
416 ranges = <0x02000000 0x0 0x80000000
417 0x02000000 0x0 0x80000000
420 0x01000000 0x0 0x00000000
421 0x01000000 0x0 0x00000000
426 pci1: pcie@fef09000 {
427 compatible = "fsl,mpc8641-pcie";
429 #interrupt-cells = <1>;
431 #address-cells = <3>;
432 reg = <0xfef09000 0x1000>;
433 bus-range = <0x0 0xff>;
434 ranges = <0x02000000 0x0 0xc0000000 0xc0000000 0x0 0x20000000
435 0x01000000 0x0 0x00000000 0xfe400000 0x0 0x00400000>;
436 clock-frequency = <33333333>;
437 interrupt-parent = <&mpic>;
438 interrupts = <0x19 0x2>;
439 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
441 0x0000 0x0 0x0 0x1 &mpic 0x4 0x2
442 0x0000 0x0 0x0 0x2 &mpic 0x5 0x2
443 0x0000 0x0 0x0 0x3 &mpic 0x6 0x2
444 0x0000 0x0 0x0 0x4 &mpic 0x7 0x2
450 #address-cells = <3>;
452 ranges = <0x02000000 0x0 0xc0000000
453 0x02000000 0x0 0xc0000000
456 0x01000000 0x0 0x00000000
457 0x01000000 0x0 0x00000000