2 * MPC8544 DS Device Tree Source
4 * Copyright 2007, 2008 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 compatible = "MPC8544DS", "MPC85xxDS";
37 d-cache-line-size = <32>; // 32 bytes
38 i-cache-line-size = <32>; // 32 bytes
39 d-cache-size = <0x8000>; // L1, 32K
40 i-cache-size = <0x8000>; // L1, 32K
41 timebase-frequency = <0>;
43 clock-frequency = <0>;
44 next-level-cache = <&L2>;
49 device_type = "memory";
50 reg = <0x0 0x0>; // Filled by U-Boot
57 compatible = "simple-bus";
59 ranges = <0x0 0xe0000000 0x100000>;
60 bus-frequency = <0>; // Filled out by uboot.
63 compatible = "fsl,ecm-law";
69 compatible = "fsl,mpc8544-ecm", "fsl,ecm";
70 reg = <0x1000 0x1000>;
72 interrupt-parent = <&mpic>;
75 memory-controller@2000 {
76 compatible = "fsl,mpc8544-memory-controller";
77 reg = <0x2000 0x1000>;
78 interrupt-parent = <&mpic>;
82 L2: l2-cache-controller@20000 {
83 compatible = "fsl,mpc8544-l2-cache-controller";
84 reg = <0x20000 0x1000>;
85 cache-line-size = <32>; // 32 bytes
86 cache-size = <0x40000>; // L2, 256K
87 interrupt-parent = <&mpic>;
95 compatible = "fsl-i2c";
98 interrupt-parent = <&mpic>;
103 #address-cells = <1>;
106 compatible = "fsl-i2c";
107 reg = <0x3100 0x100>;
109 interrupt-parent = <&mpic>;
114 #address-cells = <1>;
116 compatible = "fsl,mpc8544-dma", "fsl,eloplus-dma";
118 ranges = <0x0 0x21100 0x200>;
121 compatible = "fsl,mpc8544-dma-channel",
122 "fsl,eloplus-dma-channel";
125 interrupt-parent = <&mpic>;
129 compatible = "fsl,mpc8544-dma-channel",
130 "fsl,eloplus-dma-channel";
133 interrupt-parent = <&mpic>;
137 compatible = "fsl,mpc8544-dma-channel",
138 "fsl,eloplus-dma-channel";
141 interrupt-parent = <&mpic>;
145 compatible = "fsl,mpc8544-dma-channel",
146 "fsl,eloplus-dma-channel";
149 interrupt-parent = <&mpic>;
154 enet0: ethernet@24000 {
155 #address-cells = <1>;
158 device_type = "network";
160 compatible = "gianfar";
161 reg = <0x24000 0x1000>;
162 ranges = <0x0 0x24000 0x1000>;
163 local-mac-address = [ 00 00 00 00 00 00 ];
164 interrupts = <29 2 30 2 34 2>;
165 interrupt-parent = <&mpic>;
166 phy-handle = <&phy0>;
167 tbi-handle = <&tbi0>;
168 phy-connection-type = "rgmii-id";
171 #address-cells = <1>;
173 compatible = "fsl,gianfar-mdio";
176 phy0: ethernet-phy@0 {
177 interrupt-parent = <&mpic>;
180 device_type = "ethernet-phy";
182 phy1: ethernet-phy@1 {
183 interrupt-parent = <&mpic>;
186 device_type = "ethernet-phy";
191 device_type = "tbi-phy";
196 enet1: ethernet@26000 {
197 #address-cells = <1>;
200 device_type = "network";
202 compatible = "gianfar";
203 reg = <0x26000 0x1000>;
204 ranges = <0x0 0x26000 0x1000>;
205 local-mac-address = [ 00 00 00 00 00 00 ];
206 interrupts = <31 2 32 2 33 2>;
207 interrupt-parent = <&mpic>;
208 phy-handle = <&phy1>;
209 tbi-handle = <&tbi1>;
210 phy-connection-type = "rgmii-id";
213 #address-cells = <1>;
215 compatible = "fsl,gianfar-tbi";
220 device_type = "tbi-phy";
225 serial0: serial@4500 {
227 device_type = "serial";
228 compatible = "ns16550";
229 reg = <0x4500 0x100>;
230 clock-frequency = <0>;
232 interrupt-parent = <&mpic>;
235 serial1: serial@4600 {
237 device_type = "serial";
238 compatible = "ns16550";
239 reg = <0x4600 0x100>;
240 clock-frequency = <0>;
242 interrupt-parent = <&mpic>;
245 global-utilities@e0000 { //global utilities block
246 compatible = "fsl,mpc8548-guts";
247 reg = <0xe0000 0x1000>;
252 compatible = "fsl,sec2.1", "fsl,sec2.0";
253 reg = <0x30000 0x10000>;
255 interrupt-parent = <&mpic>;
256 fsl,num-channels = <4>;
257 fsl,channel-fifo-len = <24>;
258 fsl,exec-units-mask = <0xfe>;
259 fsl,descriptor-types-mask = <0x12b0ebf>;
263 interrupt-controller;
264 #address-cells = <0>;
265 #interrupt-cells = <2>;
266 reg = <0x40000 0x40000>;
267 compatible = "chrp,open-pic";
268 device_type = "open-pic";
272 compatible = "fsl,mpc8544-msi", "fsl,mpic-msi";
273 reg = <0x41600 0x80>;
274 msi-available-ranges = <0 0x100>;
284 interrupt-parent = <&mpic>;
289 compatible = "fsl,mpc8540-pci";
291 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
294 /* IDSEL 0x11 J17 Slot 1 */
295 0x8800 0x0 0x0 0x1 &mpic 0x2 0x1
296 0x8800 0x0 0x0 0x2 &mpic 0x3 0x1
297 0x8800 0x0 0x0 0x3 &mpic 0x4 0x1
298 0x8800 0x0 0x0 0x4 &mpic 0x1 0x1
300 /* IDSEL 0x12 J16 Slot 2 */
302 0x9000 0x0 0x0 0x1 &mpic 0x3 0x1
303 0x9000 0x0 0x0 0x2 &mpic 0x4 0x1
304 0x9000 0x0 0x0 0x3 &mpic 0x2 0x1
305 0x9000 0x0 0x0 0x4 &mpic 0x1 0x1>;
307 interrupt-parent = <&mpic>;
310 ranges = <0x2000000 0x0 0xc0000000 0xc0000000 0x0 0x20000000
311 0x1000000 0x0 0x0 0xe1000000 0x0 0x10000>;
312 clock-frequency = <66666666>;
313 #interrupt-cells = <1>;
315 #address-cells = <3>;
316 reg = <0xe0008000 0x1000>;
319 pci1: pcie@e0009000 {
320 compatible = "fsl,mpc8548-pcie";
322 #interrupt-cells = <1>;
324 #address-cells = <3>;
325 reg = <0xe0009000 0x1000>;
327 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
328 0x1000000 0x0 0x0 0xe1010000 0x0 0x10000>;
329 clock-frequency = <33333333>;
330 interrupt-parent = <&mpic>;
332 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
335 0000 0x0 0x0 0x1 &mpic 0x4 0x1
336 0000 0x0 0x0 0x2 &mpic 0x5 0x1
337 0000 0x0 0x0 0x3 &mpic 0x6 0x1
338 0000 0x0 0x0 0x4 &mpic 0x7 0x1
341 reg = <0x0 0x0 0x0 0x0 0x0>;
343 #address-cells = <3>;
345 ranges = <0x2000000 0x0 0x80000000
346 0x2000000 0x0 0x80000000
355 pci2: pcie@e000a000 {
356 compatible = "fsl,mpc8548-pcie";
358 #interrupt-cells = <1>;
360 #address-cells = <3>;
361 reg = <0xe000a000 0x1000>;
363 ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
364 0x1000000 0x0 0x0 0xe1020000 0x0 0x10000>;
365 clock-frequency = <33333333>;
366 interrupt-parent = <&mpic>;
368 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
371 0000 0x0 0x0 0x1 &mpic 0x0 0x1
372 0000 0x0 0x0 0x2 &mpic 0x1 0x1
373 0000 0x0 0x0 0x3 &mpic 0x2 0x1
374 0000 0x0 0x0 0x4 &mpic 0x3 0x1
377 reg = <0x0 0x0 0x0 0x0 0x0>;
379 #address-cells = <3>;
381 ranges = <0x2000000 0x0 0xa0000000
382 0x2000000 0x0 0xa0000000
391 pci3: pcie@e000b000 {
392 compatible = "fsl,mpc8548-pcie";
394 #interrupt-cells = <1>;
396 #address-cells = <3>;
397 reg = <0xe000b000 0x1000>;
399 ranges = <0x2000000 0x0 0xb0000000 0xb0000000 0x0 0x100000
400 0x1000000 0x0 0x0 0xb0100000 0x0 0x100000>;
401 clock-frequency = <33333333>;
402 interrupt-parent = <&mpic>;
404 interrupt-map-mask = <0xff00 0x0 0x0 0x1>;
407 0xe000 0x0 0x0 0x1 &i8259 0xc 0x2
408 0xe100 0x0 0x0 0x2 &i8259 0x9 0x2
409 0xe200 0x0 0x0 0x3 &i8259 0xa 0x2
410 0xe300 0x0 0x0 0x4 &i8259 0xb 0x2
413 0xe800 0x0 0x0 0x1 &i8259 0x6 0x2
416 0xf000 0x0 0x0 0x1 &i8259 0x7 0x2
417 0xf100 0x0 0x0 0x1 &i8259 0x7 0x2
419 // IDSEL 0x1f IDE/SATA
420 0xf800 0x0 0x0 0x1 &i8259 0xe 0x2
421 0xf900 0x0 0x0 0x1 &i8259 0x5 0x2
425 reg = <0x0 0x0 0x0 0x0 0x0>;
427 #address-cells = <3>;
429 ranges = <0x2000000 0x0 0xb0000000
430 0x2000000 0x0 0xb0000000
438 reg = <0x0 0x0 0x0 0x0 0x0>;
440 #address-cells = <3>;
441 ranges = <0x2000000 0x0 0xb0000000
442 0x2000000 0x0 0xb0000000
450 #interrupt-cells = <2>;
452 #address-cells = <2>;
453 reg = <0xf000 0x0 0x0 0x0 0x0>;
457 interrupt-parent = <&i8259>;
459 i8259: interrupt-controller@20 {
463 interrupt-controller;
464 device_type = "interrupt-controller";
465 #address-cells = <0>;
466 #interrupt-cells = <2>;
467 compatible = "chrp,iic";
469 interrupt-parent = <&mpic>;
474 #address-cells = <1>;
475 reg = <0x1 0x60 0x1 0x1 0x64 0x1>;
476 interrupts = <1 3 12 3>;
477 interrupt-parent = <&i8259>;
481 compatible = "pnpPNP,303";
486 compatible = "pnpPNP,f03";
491 compatible = "pnpPNP,b00";
492 reg = <0x1 0x70 0x2>;
496 reg = <0x1 0x400 0x80>;