2 * MPC8569E MDS Device Tree Source
4 * Copyright (C) 2009 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 model = "MPC8569EMDS";
16 compatible = "fsl,MPC8569EMDS";
40 d-cache-line-size = <32>; // 32 bytes
41 i-cache-line-size = <32>; // 32 bytes
42 d-cache-size = <0x8000>; // L1, 32K
43 i-cache-size = <0x8000>; // L1, 32K
44 sleep = <&pmc 0x00008000 // core
45 &pmc 0x00004000>; // timebase
46 timebase-frequency = <0>;
48 clock-frequency = <0>;
49 next-level-cache = <&L2>;
54 device_type = "memory";
60 compatible = "fsl,mpc8569-elbc", "fsl,elbc", "simple-bus";
61 reg = <0xe0005000 0x1000>;
63 interrupt-parent = <&mpic>;
64 sleep = <&pmc 0x08000000>;
66 ranges = <0x0 0x0 0xfe000000 0x02000000
67 0x1 0x0 0xf8000000 0x00008000
68 0x2 0x0 0xf0000000 0x04000000
69 0x3 0x0 0xfc000000 0x00008000
70 0x4 0x0 0xf8008000 0x00008000
71 0x5 0x0 0xf8010000 0x00008000>;
76 compatible = "cfi-flash";
77 reg = <0x0 0x0 0x02000000>;
82 reg = <0x00000000 0x01c00000>;
86 reg = <0x01c00000 0x002e0000>;
90 reg = <0x01ee0000 0x00020000>;
94 reg = <0x01f00000 0x00080000>;
99 reg = <0x01f80000 0x00080000>;
105 #address-cells = <1>;
107 compatible = "fsl,mpc8569mds-bcsr";
109 ranges = <0 1 0 0x8000>;
111 bcsr17: gpio-controller@11 {
113 compatible = "fsl,mpc8569mds-bcsr-gpio";
120 compatible = "fsl,mpc8569-fcm-nand",
126 compatible = "fsl,mpc8569mds-pib";
131 compatible = "fsl,mpc8569mds-pib";
137 #address-cells = <1>;
140 compatible = "fsl,mpc8569-immr", "simple-bus";
141 ranges = <0x0 0xe0000000 0x100000>;
145 compatible = "fsl,ecm-law";
151 compatible = "fsl,mpc8569-ecm", "fsl,ecm";
152 reg = <0x1000 0x1000>;
154 interrupt-parent = <&mpic>;
157 memory-controller@2000 {
158 compatible = "fsl,mpc8569-memory-controller";
159 reg = <0x2000 0x1000>;
160 interrupt-parent = <&mpic>;
165 #address-cells = <1>;
167 compatible = "simple-bus";
168 sleep = <&pmc 0x00000004>;
172 #address-cells = <1>;
175 compatible = "fsl-i2c";
176 reg = <0x3000 0x100>;
178 interrupt-parent = <&mpic>;
182 compatible = "dallas,ds1374";
185 interrupt-parent = <&mpic>;
190 #address-cells = <1>;
193 compatible = "fsl-i2c";
194 reg = <0x3100 0x100>;
196 interrupt-parent = <&mpic>;
202 #address-cells = <1>;
204 compatible = "simple-bus";
205 sleep = <&pmc 0x00000002>;
208 serial0: serial@4500 {
210 device_type = "serial";
211 compatible = "ns16550";
212 reg = <0x4500 0x100>;
213 clock-frequency = <0>;
215 interrupt-parent = <&mpic>;
218 serial1: serial@4600 {
220 device_type = "serial";
221 compatible = "ns16550";
222 reg = <0x4600 0x100>;
223 clock-frequency = <0>;
225 interrupt-parent = <&mpic>;
229 L2: l2-cache-controller@20000 {
230 compatible = "fsl,mpc8569-l2-cache-controller";
231 reg = <0x20000 0x1000>;
232 cache-line-size = <32>; // 32 bytes
233 cache-size = <0x80000>; // L2, 512K
234 interrupt-parent = <&mpic>;
239 #address-cells = <1>;
241 compatible = "fsl,mpc8569-dma", "fsl,eloplus-dma";
243 ranges = <0x0 0x21100 0x200>;
246 compatible = "fsl,mpc8569-dma-channel",
247 "fsl,eloplus-dma-channel";
250 interrupt-parent = <&mpic>;
254 compatible = "fsl,mpc8569-dma-channel",
255 "fsl,eloplus-dma-channel";
258 interrupt-parent = <&mpic>;
262 compatible = "fsl,mpc8569-dma-channel",
263 "fsl,eloplus-dma-channel";
266 interrupt-parent = <&mpic>;
270 compatible = "fsl,mpc8569-dma-channel",
271 "fsl,eloplus-dma-channel";
274 interrupt-parent = <&mpic>;
280 compatible = "fsl,mpc8569-esdhc", "fsl,esdhc";
281 reg = <0x2e000 0x1000>;
282 interrupts = <72 0x8>;
283 interrupt-parent = <&mpic>;
284 sleep = <&pmc 0x00200000>;
285 /* Filled in by U-Boot */
286 clock-frequency = <0>;
292 compatible = "fsl,sec3.1", "fsl,sec3.0", "fsl,sec2.4",
293 "fsl,sec2.2", "fsl,sec2.1", "fsl,sec2.0";
294 reg = <0x30000 0x10000>;
295 interrupts = <45 2 58 2>;
296 interrupt-parent = <&mpic>;
297 fsl,num-channels = <4>;
298 fsl,channel-fifo-len = <24>;
299 fsl,exec-units-mask = <0xbfe>;
300 fsl,descriptor-types-mask = <0x3ab0ebf>;
301 sleep = <&pmc 0x01000000>;
305 interrupt-controller;
306 #address-cells = <0>;
307 #interrupt-cells = <2>;
308 reg = <0x40000 0x40000>;
309 compatible = "chrp,open-pic";
310 device_type = "open-pic";
314 compatible = "fsl,mpc8568-msi", "fsl,mpic-msi";
315 reg = <0x41600 0x80>;
316 msi-available-ranges = <0 0x100>;
326 interrupt-parent = <&mpic>;
329 global-utilities@e0000 {
330 #address-cells = <1>;
332 compatible = "fsl,mpc8569-guts", "fsl,mpc8548-guts";
333 reg = <0xe0000 0x1000>;
334 ranges = <0 0xe0000 0x1000>;
338 compatible = "fsl,mpc8569-pmc",
345 #address-cells = <1>;
347 reg = <0xe0100 0x100>;
348 ranges = <0x0 0xe0100 0x100>;
349 device_type = "par_io";
352 qe_pio_e: gpio-controller@80 {
354 compatible = "fsl,mpc8569-qe-pario-bank",
355 "fsl,mpc8323-qe-pario-bank";
360 qe_pio_f: gpio-controller@a0 {
362 compatible = "fsl,mpc8569-qe-pario-bank",
363 "fsl,mpc8323-qe-pario-bank";
370 /* port pin dir open_drain assignment has_irq */
371 0x2 0x1f 0x1 0x0 0x1 0x0 /* QE_MUX_MDC */
372 0x2 0x1e 0x3 0x0 0x2 0x0 /* QE_MUX_MDIO */
373 0x2 0x0b 0x2 0x0 0x1 0x0 /* CLK12*/
374 0x0 0x0 0x1 0x0 0x3 0x0 /* ENET1_TXD0_SER1_TXD0 */
375 0x0 0x1 0x1 0x0 0x3 0x0 /* ENET1_TXD1_SER1_TXD1 */
376 0x0 0x2 0x1 0x0 0x1 0x0 /* ENET1_TXD2_SER1_TXD2 */
377 0x0 0x3 0x1 0x0 0x2 0x0 /* ENET1_TXD3_SER1_TXD3 */
378 0x0 0x6 0x2 0x0 0x3 0x0 /* ENET1_RXD0_SER1_RXD0 */
379 0x0 0x7 0x2 0x0 0x1 0x0 /* ENET1_RXD1_SER1_RXD1 */
380 0x0 0x8 0x2 0x0 0x2 0x0 /* ENET1_RXD2_SER1_RXD2 */
381 0x0 0x9 0x2 0x0 0x2 0x0 /* ENET1_RXD3_SER1_RXD3 */
382 0x0 0x4 0x1 0x0 0x2 0x0 /* ENET1_TX_EN_SER1_RTS_B */
383 0x0 0xc 0x2 0x0 0x3 0x0 /* ENET1_RX_DV_SER1_CTS_B */
384 0x2 0x8 0x2 0x0 0x1 0x0 /* ENET1_GRXCLK */
385 0x2 0x14 0x1 0x0 0x2 0x0>; /* ENET1_GTXCLK */
390 /* port pin dir open_drain assignment has_irq */
391 0x2 0x1f 0x1 0x0 0x1 0x0 /* QE_MUX_MDC */
392 0x2 0x1e 0x3 0x0 0x2 0x0 /* QE_MUX_MDIO */
393 0x2 0x10 0x2 0x0 0x3 0x0 /* CLK17 */
394 0x0 0xe 0x1 0x0 0x2 0x0 /* ENET2_TXD0_SER2_TXD0 */
395 0x0 0xf 0x1 0x0 0x2 0x0 /* ENET2_TXD1_SER2_TXD1 */
396 0x0 0x10 0x1 0x0 0x1 0x0 /* ENET2_TXD2_SER2_TXD2 */
397 0x0 0x11 0x1 0x0 0x1 0x0 /* ENET2_TXD3_SER2_TXD3 */
398 0x0 0x14 0x2 0x0 0x2 0x0 /* ENET2_RXD0_SER2_RXD0 */
399 0x0 0x15 0x2 0x0 0x1 0x0 /* ENET2_RXD1_SER2_RXD1 */
400 0x0 0x16 0x2 0x0 0x1 0x0 /* ENET2_RXD2_SER2_RXD2 */
401 0x0 0x17 0x2 0x0 0x1 0x0 /* ENET2_RXD3_SER2_RXD3 */
402 0x0 0x12 0x1 0x0 0x2 0x0 /* ENET2_TX_EN_SER2_RTS_B */
403 0x0 0x1a 0x2 0x0 0x3 0x0 /* ENET2_RX_DV_SER2_CTS_B */
404 0x2 0x3 0x2 0x0 0x1 0x0 /* ENET2_GRXCLK */
405 0x2 0x2 0x1 0x0 0x2 0x0>; /* ENET2_GTXCLK */
410 /* port pin dir open_drain assignment has_irq */
411 0x2 0x1f 0x1 0x0 0x1 0x0 /* QE_MUX_MDC */
412 0x2 0x1e 0x3 0x0 0x2 0x0 /* QE_MUX_MDIO */
413 0x2 0x0b 0x2 0x0 0x1 0x0 /* CLK12*/
414 0x0 0x1d 0x1 0x0 0x2 0x0 /* ENET3_TXD0_SER3_TXD0 */
415 0x0 0x1e 0x1 0x0 0x3 0x0 /* ENET3_TXD1_SER3_TXD1 */
416 0x0 0x1f 0x1 0x0 0x2 0x0 /* ENET3_TXD2_SER3_TXD2 */
417 0x1 0x0 0x1 0x0 0x3 0x0 /* ENET3_TXD3_SER3_TXD3 */
418 0x1 0x3 0x2 0x0 0x3 0x0 /* ENET3_RXD0_SER3_RXD0 */
419 0x1 0x4 0x2 0x0 0x1 0x0 /* ENET3_RXD1_SER3_RXD1 */
420 0x1 0x5 0x2 0x0 0x2 0x0 /* ENET3_RXD2_SER3_RXD2 */
421 0x1 0x6 0x2 0x0 0x3 0x0 /* ENET3_RXD3_SER3_RXD3 */
422 0x1 0x1 0x1 0x0 0x1 0x0 /* ENET3_TX_EN_SER3_RTS_B */
423 0x1 0x9 0x2 0x0 0x3 0x0 /* ENET3_RX_DV_SER3_CTS_B */
424 0x2 0x9 0x2 0x0 0x2 0x0 /* ENET3_GRXCLK */
425 0x2 0x19 0x1 0x0 0x2 0x0>; /* ENET3_GTXCLK */
430 /* port pin dir open_drain assignment has_irq */
431 0x2 0x1f 0x1 0x0 0x1 0x0 /* QE_MUX_MDC */
432 0x2 0x1e 0x3 0x0 0x2 0x0 /* QE_MUX_MDIO */
433 0x2 0x10 0x2 0x0 0x3 0x0 /* CLK17 */
434 0x1 0xc 0x1 0x0 0x2 0x0 /* ENET4_TXD0_SER4_TXD0 */
435 0x1 0xd 0x1 0x0 0x2 0x0 /* ENET4_TXD1_SER4_TXD1 */
436 0x1 0xe 0x1 0x0 0x1 0x0 /* ENET4_TXD2_SER4_TXD2 */
437 0x1 0xf 0x1 0x0 0x2 0x0 /* ENET4_TXD3_SER4_TXD3 */
438 0x1 0x12 0x2 0x0 0x2 0x0 /* ENET4_RXD0_SER4_RXD0 */
439 0x1 0x13 0x2 0x0 0x1 0x0 /* ENET4_RXD1_SER4_RXD1 */
440 0x1 0x14 0x2 0x0 0x1 0x0 /* ENET4_RXD2_SER4_RXD2 */
441 0x1 0x15 0x2 0x0 0x2 0x0 /* ENET4_RXD3_SER4_RXD3 */
442 0x1 0x10 0x1 0x0 0x2 0x0 /* ENET4_TX_EN_SER4_RTS_B */
443 0x1 0x18 0x2 0x0 0x3 0x0 /* ENET4_RX_DV_SER4_CTS_B */
444 0x2 0x11 0x2 0x0 0x2 0x0 /* ENET4_GRXCLK */
445 0x2 0x18 0x1 0x0 0x2 0x0>; /* ENET4_GTXCLK */
451 #address-cells = <1>;
454 compatible = "fsl,qe";
455 ranges = <0x0 0xe0080000 0x40000>;
456 reg = <0xe0080000 0x480>;
457 sleep = <&pmc 0x00000800>;
460 fsl,qe-num-riscs = <4>;
461 fsl,qe-num-snums = <46>;
463 qeic: interrupt-controller@80 {
464 interrupt-controller;
465 compatible = "fsl,qe-ic";
466 #address-cells = <0>;
467 #interrupt-cells = <1>;
469 interrupts = <46 2 46 2>; //high:30 low:30
470 interrupt-parent = <&mpic>;
474 compatible = "fsl,mpc8569-qe-gtm",
475 "fsl,qe-gtm", "fsl,gtm";
477 interrupts = <12 13 14 15>;
478 interrupt-parent = <&qeic>;
479 /* Filled in by U-Boot */
480 clock-frequency = <0>;
484 #address-cells = <1>;
486 compatible = "fsl,mpc8569-qe-spi", "fsl,spi";
490 interrupt-parent = <&qeic>;
491 gpios = <&qe_pio_e 30 0>;
495 compatible = "stm,m25p40";
497 spi-max-frequency = <25000000>;
503 compatible = "fsl,spi";
506 interrupt-parent = <&qeic>;
511 compatible = "fsl,mpc8569-qe-usb",
512 "fsl,mpc8323-qe-usb";
513 reg = <0x6c0 0x40 0x8b00 0x100>;
515 interrupt-parent = <&qeic>;
516 fsl,fullspeed-clock = "clk5";
517 fsl,lowspeed-clock = "brg10";
518 gpios = <&qe_pio_f 3 0 /* USBOE */
519 &qe_pio_f 4 0 /* USBTP */
520 &qe_pio_f 5 0 /* USBTN */
521 &qe_pio_f 6 0 /* USBRP */
522 &qe_pio_f 8 0 /* USBRN */
523 &bcsr17 1 0 /* SPEED */
524 &bcsr17 2 0>; /* POWER */
528 device_type = "network";
529 compatible = "ucc_geth";
531 reg = <0x2000 0x200>;
533 interrupt-parent = <&qeic>;
534 local-mac-address = [ 00 00 00 00 00 00 ];
535 rx-clock-name = "none";
536 tx-clock-name = "clk12";
537 pio-handle = <&pio1>;
538 tbi-handle = <&tbi1>;
539 phy-handle = <&qe_phy0>;
540 phy-connection-type = "rgmii-id";
544 #address-cells = <1>;
547 compatible = "fsl,ucc-mdio";
549 qe_phy0: ethernet-phy@07 {
550 interrupt-parent = <&mpic>;
553 device_type = "ethernet-phy";
555 qe_phy1: ethernet-phy@01 {
556 interrupt-parent = <&mpic>;
559 device_type = "ethernet-phy";
561 qe_phy2: ethernet-phy@02 {
562 interrupt-parent = <&mpic>;
565 device_type = "ethernet-phy";
567 qe_phy3: ethernet-phy@03 {
568 interrupt-parent = <&mpic>;
571 device_type = "ethernet-phy";
573 qe_phy5: ethernet-phy@04 {
574 interrupt-parent = <&mpic>;
576 device_type = "ethernet-phy";
578 qe_phy7: ethernet-phy@06 {
579 interrupt-parent = <&mpic>;
581 device_type = "ethernet-phy";
585 device_type = "tbi-phy";
589 #address-cells = <1>;
592 compatible = "fsl,ucc-mdio";
596 device_type = "tbi-phy";
600 #address-cells = <1>;
603 compatible = "fsl,ucc-mdio";
606 device_type = "tbi-phy";
611 device_type = "network";
612 compatible = "ucc_geth";
614 reg = <0x2200 0x200>;
616 interrupt-parent = <&qeic>;
617 local-mac-address = [ 00 00 00 00 00 00 ];
618 rx-clock-name = "none";
619 tx-clock-name = "clk12";
620 pio-handle = <&pio3>;
621 tbi-handle = <&tbi3>;
622 phy-handle = <&qe_phy2>;
623 phy-connection-type = "rgmii-id";
627 #address-cells = <1>;
630 compatible = "fsl,ucc-mdio";
633 device_type = "tbi-phy";
638 device_type = "network";
639 compatible = "ucc_geth";
641 reg = <0x3000 0x200>;
643 interrupt-parent = <&qeic>;
644 local-mac-address = [ 00 00 00 00 00 00 ];
645 rx-clock-name = "none";
646 tx-clock-name = "clk17";
647 pio-handle = <&pio2>;
648 tbi-handle = <&tbi2>;
649 phy-handle = <&qe_phy1>;
650 phy-connection-type = "rgmii-id";
654 #address-cells = <1>;
657 compatible = "fsl,ucc-mdio";
660 device_type = "tbi-phy";
665 device_type = "network";
666 compatible = "ucc_geth";
668 reg = <0x3200 0x200>;
670 interrupt-parent = <&qeic>;
671 local-mac-address = [ 00 00 00 00 00 00 ];
672 rx-clock-name = "none";
673 tx-clock-name = "clk17";
674 pio-handle = <&pio4>;
675 tbi-handle = <&tbi4>;
676 phy-handle = <&qe_phy3>;
677 phy-connection-type = "rgmii-id";
681 #address-cells = <1>;
684 compatible = "fsl,ucc-mdio";
687 device_type = "tbi-phy";
692 device_type = "network";
693 compatible = "ucc_geth";
695 reg = <0x3400 0x200>;
697 interrupt-parent = <&qeic>;
698 local-mac-address = [ 00 00 00 00 00 00 ];
699 rx-clock-name = "none";
700 tx-clock-name = "none";
701 tbi-handle = <&tbi6>;
702 phy-handle = <&qe_phy5>;
703 phy-connection-type = "sgmii";
707 device_type = "network";
708 compatible = "ucc_geth";
710 reg = <0x3600 0x200>;
712 interrupt-parent = <&qeic>;
713 local-mac-address = [ 00 00 00 00 00 00 ];
714 rx-clock-name = "none";
715 tx-clock-name = "none";
716 tbi-handle = <&tbi8>;
717 phy-handle = <&qe_phy7>;
718 phy-connection-type = "sgmii";
722 #address-cells = <1>;
724 compatible = "fsl,qe-muram", "fsl,cpm-muram";
725 ranges = <0x0 0x10000 0x20000>;
728 compatible = "fsl,qe-muram-data",
729 "fsl,cpm-muram-data";
737 pci1: pcie@e000a000 {
738 compatible = "fsl,mpc8548-pcie";
740 #interrupt-cells = <1>;
742 #address-cells = <3>;
743 reg = <0xe000a000 0x1000>;
744 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
746 /* IDSEL 0x0 (PEX) */
747 00000 0x0 0x0 0x1 &mpic 0x0 0x1
748 00000 0x0 0x0 0x2 &mpic 0x1 0x1
749 00000 0x0 0x0 0x3 &mpic 0x2 0x1
750 00000 0x0 0x0 0x4 &mpic 0x3 0x1>;
752 interrupt-parent = <&mpic>;
755 ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
756 0x1000000 0x0 0x00000000 0xe2800000 0x0 0x00800000>;
757 sleep = <&pmc 0x20000000>;
758 clock-frequency = <33333333>;
760 reg = <0x0 0x0 0x0 0x0 0x0>;
762 #address-cells = <3>;
764 ranges = <0x2000000 0x0 0xa0000000
765 0x2000000 0x0 0xa0000000
774 rio0: rapidio@e00c00000 {
775 #address-cells = <2>;
777 compatible = "fsl,mpc8569-rapidio", "fsl,rapidio-delta";
778 reg = <0xe00c0000 0x20000>;
779 ranges = <0x0 0x0 0xc0000000 0x0 0x20000000>;
780 interrupts = <48 2 /* error */
787 interrupt-parent = <&mpic>;
788 sleep = <&pmc 0x00080000>;