2 * P2020 RDB Core1 Device Tree Source in CAMP mode.
4 * In CAMP mode, each core needs to have its own dts. Only mpic and L2 cache
5 * can be shared, all the other devices must be assigned to one core only.
6 * This dts allows core1 to have l2, dma2, eth0, pci1, msi.
8 * Please note to add "-b 1" for core1's dts compiling.
10 * Copyright 2009-2011 Freescale Semiconductor Inc.
12 * This program is free software; you can redistribute it and/or modify it
13 * under the terms of the GNU General Public License as published by the
14 * Free Software Foundation; either version 2 of the License, or (at your
15 * option) any later version.
18 /include/ "p2020si.dtsi"
21 model = "fsl,P2020RDB";
22 compatible = "fsl,P2020RDB", "fsl,MPC85XXRDB-CAMP";
37 device_type = "memory";
53 memory-controller@2000 {
65 serial0: serial@4500 {
76 compatible = "fsl,eloplus-dma";
78 ranges = <0x0 0xc100 0x200>;
81 compatible = "fsl,eloplus-dma-channel";
84 interrupt-parent = <&mpic>;
88 compatible = "fsl,eloplus-dma-channel";
91 interrupt-parent = <&mpic>;
95 compatible = "fsl,eloplus-dma-channel";
98 interrupt-parent = <&mpic>;
102 compatible = "fsl,eloplus-dma-channel";
105 interrupt-parent = <&mpic>;
110 gpio: gpio-controller@f000 {
114 L2: l2-cache-controller@20000 {
115 compatible = "fsl,p2020-l2-cache-controller";
116 reg = <0x20000 0x1000>;
117 cache-line-size = <32>; // 32 bytes
118 cache-size = <0x80000>; // L2,512K
119 interrupt-parent = <&mpic>;
142 enet0: ethernet@24000 {
143 fixed-link = <1 1 1000 0 0>;
144 phy-connection-type = "rgmii-id";
148 enet1: ethernet@25000 {
152 enet2: ethernet@26000 {
165 protected-sources = <
166 17 18 43 42 59 47 /*ecm, mem, i2c, serial0, spi,gpio */
167 16 20 21 22 23 28 /* L2, dma1, USB */
168 03 35 36 40 31 32 33 /* mdio, enet1, enet2 */
169 72 45 58 25 /* sdhci, crypto , pci */
174 compatible = "fsl,p2020-msi", "fsl,mpic-msi";
175 reg = <0x41600 0x80>;
176 msi-available-ranges = <0 0x100>;
186 interrupt-parent = <&mpic>;
189 global-utilities@e0000 { //global utilities block
195 pci0: pcie@ffe08000 {
199 pci1: pcie@ffe09000 {
203 pci2: pcie@ffe0a000 {
204 ranges = <0x2000000 0x0 0x80000000 0 0x80000000 0x0 0x20000000
205 0x1000000 0x0 0x00000000 0 0xffc00000 0x0 0x10000>;
206 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
209 0000 0x0 0x0 0x1 &mpic 0x0 0x1
210 0000 0x0 0x0 0x2 &mpic 0x1 0x1
211 0000 0x0 0x0 0x3 &mpic 0x2 0x1
212 0000 0x0 0x0 0x4 &mpic 0x3 0x1
215 reg = <0x0 0x0 0x0 0x0 0x0>;
217 #address-cells = <3>;
219 ranges = <0x2000000 0x0 0x80000000
220 0x2000000 0x0 0x80000000