2 * P5020DS Device Tree Source
4 * Copyright 2010-2011 Freescale Semiconductor Inc.
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions are met:
8 * * Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * * Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
13 * * Neither the name of Freescale Semiconductor nor the
14 * names of its contributors may be used to endorse or promote products
15 * derived from this software without specific prior written permission.
18 * ALTERNATIVELY, this software may be distributed under the terms of the
19 * GNU General Public License ("GPL") as published by the Free Software
20 * Foundation, either version 2 of that License or (at your option) any
23 * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
24 * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26 * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
27 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
29 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
30 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
35 /include/ "p5020si.dtsi"
38 model = "fsl,P5020DS";
39 compatible = "fsl,P5020DS";
42 interrupt-parent = <&mpic>;
45 device_type = "memory";
48 dcsr: dcsr@f00000000 {
49 ranges = <0x00000000 0xf 0x00000000 0x01008000>;
57 compatible = "spansion,s25sl12801";
59 spi-max-frequency = <40000000>; /* input clock */
62 reg = <0x00000000 0x00100000>;
67 reg = <0x00100000 0x00500000>;
72 reg = <0x00600000 0x00100000>;
76 label = "file system";
77 reg = <0x00700000 0x00900000>;
84 compatible = "at24,24c256";
88 compatible = "at24,24c256";
95 compatible = "dallas,ds3232";
97 interrupts = <0x1 0x1 0 0>;
103 reg = <0xf 0xfe124000 0 0x1000>;
104 ranges = <0 0 0xf 0xe8000000 0x08000000
105 2 0 0xf 0xffa00000 0x00040000
106 3 0 0xf 0xffdf0000 0x00008000>;
109 compatible = "cfi-flash";
110 reg = <0 0 0x08000000>;
116 #address-cells = <1>;
118 compatible = "fsl,elbc-fcm-nand";
119 reg = <0x2 0x0 0x40000>;
122 label = "NAND U-Boot Image";
123 reg = <0x0 0x02000000>;
128 label = "NAND Root File System";
129 reg = <0x02000000 0x10000000>;
133 label = "NAND Compressed RFS Image";
134 reg = <0x12000000 0x08000000>;
138 label = "NAND Linux Kernel Image";
139 reg = <0x1a000000 0x04000000>;
143 label = "NAND DTB Image";
144 reg = <0x1e000000 0x01000000>;
148 label = "NAND Writable User area";
149 reg = <0x1f000000 0x21000000>;
154 compatible = "fsl,p5020ds-fpga", "fsl,fpga-ngpixis";
159 pci0: pcie@ffe200000 {
160 reg = <0xf 0xfe200000 0 0x1000>;
161 ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000
162 0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
165 ranges = <0x02000000 0 0xe0000000
166 0x02000000 0 0xe0000000
169 0x01000000 0 0x00000000
170 0x01000000 0 0x00000000
175 pci1: pcie@ffe201000 {
176 reg = <0xf 0xfe201000 0 0x1000>;
177 ranges = <0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000
178 0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>;
180 ranges = <0x02000000 0 0xe0000000
181 0x02000000 0 0xe0000000
184 0x01000000 0 0x00000000
185 0x01000000 0 0x00000000
190 pci2: pcie@ffe202000 {
191 reg = <0xf 0xfe202000 0 0x1000>;
192 ranges = <0x02000000 0 0xe0000000 0xc 0x40000000 0 0x20000000
193 0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
195 ranges = <0x02000000 0 0xe0000000
196 0x02000000 0 0xe0000000
199 0x01000000 0 0x00000000
200 0x01000000 0 0x00000000
205 pci3: pcie@ffe203000 {
206 reg = <0xf 0xfe203000 0 0x1000>;
207 ranges = <0x02000000 0 0xe0000000 0xc 0x60000000 0 0x20000000
208 0x01000000 0 0x00000000 0xf 0xf8030000 0 0x00010000>;
210 ranges = <0x02000000 0 0xe0000000
211 0x02000000 0 0xe0000000
214 0x01000000 0 0x00000000
215 0x01000000 0 0x00000000