2 * P1022DS board specific routines
4 * Authors: Travis Wheatley <travis.wheatley@freescale.com>
5 * Dave Liu <daveliu@freescale.com>
6 * Timur Tabi <timur@freescale.com>
8 * Copyright 2010 Freescale Semiconductor, Inc.
10 * This file is taken from the Freescale P1022DS BSP, with modifications:
12 * 3) No PCI endpoint support
14 * This file is licensed under the terms of the GNU General Public License
15 * version 2. This program is licensed "as is" without any warranty of any
16 * kind, whether express or implied.
19 #include <linux/pci.h>
20 #include <linux/of_platform.h>
21 #include <linux/memblock.h>
22 #include <asm/div64.h>
24 #include <asm/swiotlb.h>
26 #include <sysdev/fsl_soc.h>
27 #include <sysdev/fsl_pci.h>
28 #include <asm/fsl_guts.h>
30 #if defined(CONFIG_FB_FSL_DIU) || defined(CONFIG_FB_FSL_DIU_MODULE)
33 * Board-specific initialization of the DIU. This code should probably be
34 * executed when the DIU is opened, rather than in arch code, but the DIU
35 * driver does not have a mechanism for this (yet).
37 * This is especially problematic on the P1022DS because the local bus (eLBC)
38 * and the DIU video signals share the same pins, which means that enabling the
39 * DIU will disable access to NOR flash.
42 /* DIU Pixel Clock bits of the CLKDVDR Global Utilities register */
43 #define CLKDVDR_PXCKEN 0x80000000
44 #define CLKDVDR_PXCKINV 0x10000000
45 #define CLKDVDR_PXCKDLY 0x06000000
46 #define CLKDVDR_PXCLK_MASK 0x00FF0000
48 /* Some ngPIXIS register definitions */
49 #define PX_BRDCFG1_DVIEN 0x80
50 #define PX_BRDCFG1_DFPEN 0x40
51 #define PX_BRDCFG1_BACKLIGHT 0x20
52 #define PX_BRDCFG1_DDCEN 0x10
57 * Note that we need to byte-swap the value before it's written to the AD
58 * register. So even though the registers don't look like they're in the same
59 * bit positions as they are on the MPC8610, the same value is written to the
60 * AD register on the MPC8610 and on the P1022.
62 #define AD_BYTE_F 0x10000000
63 #define AD_ALPHA_C_MASK 0x0E000000
64 #define AD_ALPHA_C_SHIFT 25
65 #define AD_BLUE_C_MASK 0x01800000
66 #define AD_BLUE_C_SHIFT 23
67 #define AD_GREEN_C_MASK 0x00600000
68 #define AD_GREEN_C_SHIFT 21
69 #define AD_RED_C_MASK 0x00180000
70 #define AD_RED_C_SHIFT 19
71 #define AD_PALETTE 0x00040000
72 #define AD_PIXEL_S_MASK 0x00030000
73 #define AD_PIXEL_S_SHIFT 16
74 #define AD_COMP_3_MASK 0x0000F000
75 #define AD_COMP_3_SHIFT 12
76 #define AD_COMP_2_MASK 0x00000F00
77 #define AD_COMP_2_SHIFT 8
78 #define AD_COMP_1_MASK 0x000000F0
79 #define AD_COMP_1_SHIFT 4
80 #define AD_COMP_0_MASK 0x0000000F
81 #define AD_COMP_0_SHIFT 0
83 #define MAKE_AD(alpha, red, blue, green, size, c0, c1, c2, c3) \
84 cpu_to_le32(AD_BYTE_F | (alpha << AD_ALPHA_C_SHIFT) | \
85 (blue << AD_BLUE_C_SHIFT) | (green << AD_GREEN_C_SHIFT) | \
86 (red << AD_RED_C_SHIFT) | (c3 << AD_COMP_3_SHIFT) | \
87 (c2 << AD_COMP_2_SHIFT) | (c1 << AD_COMP_1_SHIFT) | \
88 (c0 << AD_COMP_0_SHIFT) | (size << AD_PIXEL_S_SHIFT))
91 * p1022ds_get_pixel_format: return the Area Descriptor for a given pixel depth
93 * The Area Descriptor is a 32-bit value that determine which bits in each
94 * pixel are to be used for each color.
96 static u32
p1022ds_get_pixel_format(enum fsl_diu_monitor_port port
,
97 unsigned int bits_per_pixel
)
99 switch (bits_per_pixel
) {
102 return MAKE_AD(3, 2, 0, 1, 3, 8, 8, 8, 8);
105 return MAKE_AD(4, 0, 1, 2, 2, 0, 8, 8, 8);
108 return MAKE_AD(4, 2, 1, 0, 1, 5, 6, 5, 0);
110 pr_err("fsl-diu: unsupported pixel depth %u\n", bits_per_pixel
);
116 * p1022ds_set_gamma_table: update the gamma table, if necessary
118 * On some boards, the gamma table for some ports may need to be modified.
119 * This is not the case on the P1022DS, so we do nothing.
121 static void p1022ds_set_gamma_table(enum fsl_diu_monitor_port port
,
122 char *gamma_table_base
)
127 * p1022ds_set_monitor_port: switch the output to a different monitor port
130 static void p1022ds_set_monitor_port(enum fsl_diu_monitor_port port
)
132 struct device_node
*np
;
136 np
= of_find_compatible_node(NULL
, NULL
, "fsl,p1022ds-fpga");
138 /* older device trees used "fsl,p1022ds-pixis" */
139 np
= of_find_compatible_node(NULL
, NULL
, "fsl,p1022ds-pixis");
141 pr_err("p1022ds: missing ngPIXIS node\n");
145 pixis
= of_iomap(np
, 0);
147 pr_err("p1022ds: could not map ngPIXIS registers\n");
150 brdcfg1
= pixis
+ 9; /* BRDCFG1 is at offset 9 in the ngPIXIS */
153 case FSL_DIU_PORT_DVI
:
154 printk(KERN_INFO
"%s:%u\n", __func__
, __LINE__
);
155 /* Enable the DVI port, disable the DFP and the backlight */
156 clrsetbits_8(brdcfg1
, PX_BRDCFG1_DFPEN
| PX_BRDCFG1_BACKLIGHT
,
159 case FSL_DIU_PORT_LVDS
:
160 printk(KERN_INFO
"%s:%u\n", __func__
, __LINE__
);
161 /* Enable the DFP port, disable the DVI and the backlight */
162 clrsetbits_8(brdcfg1
, PX_BRDCFG1_DVIEN
| PX_BRDCFG1_BACKLIGHT
,
166 pr_err("p1022ds: unsupported monitor port %i\n", port
);
173 * p1022ds_set_pixel_clock: program the DIU's clock
175 * @pixclock: the wavelength, in picoseconds, of the clock
177 void p1022ds_set_pixel_clock(unsigned int pixclock
)
179 struct device_node
*guts_np
= NULL
;
180 struct ccsr_guts_85xx __iomem
*guts
;
185 /* Map the global utilities registers. */
186 guts_np
= of_find_compatible_node(NULL
, NULL
, "fsl,p1022-guts");
188 pr_err("p1022ds: missing global utilties device node\n");
192 guts
= of_iomap(guts_np
, 0);
193 of_node_put(guts_np
);
195 pr_err("p1022ds: could not map global utilties device\n");
199 /* Convert pixclock from a wavelength to a frequency */
200 temp
= 1000000000000ULL;
201 do_div(temp
, pixclock
);
205 * 'pxclk' is the ratio of the platform clock to the pixel clock.
206 * This number is programmed into the CLKDVDR register, and the valid
207 * range of values is 2-255.
209 pxclk
= DIV_ROUND_CLOSEST(fsl_get_sys_freq(), freq
);
210 pxclk
= clamp_t(u32
, pxclk
, 2, 255);
212 /* Disable the pixel clock, and set it to non-inverted and no delay */
213 clrbits32(&guts
->clkdvdr
,
214 CLKDVDR_PXCKEN
| CLKDVDR_PXCKDLY
| CLKDVDR_PXCLK_MASK
);
216 /* Enable the clock and set the pxclk */
217 setbits32(&guts
->clkdvdr
, CLKDVDR_PXCKEN
| (pxclk
<< 16));
223 * p1022ds_valid_monitor_port: set the monitor port for sysfs
225 enum fsl_diu_monitor_port
226 p1022ds_valid_monitor_port(enum fsl_diu_monitor_port port
)
229 case FSL_DIU_PORT_DVI
:
230 case FSL_DIU_PORT_LVDS
:
233 return FSL_DIU_PORT_DVI
; /* Dual-link LVDS is not supported */
239 void __init
p1022_ds_pic_init(void)
243 struct device_node
*np
;
245 np
= of_find_node_by_type(NULL
, "open-pic");
247 pr_err("Could not find open-pic node\n");
251 if (of_address_to_resource(np
, 0, &r
)) {
252 pr_err("Failed to map mpic register space\n");
257 mpic
= mpic_alloc(np
, r
.start
,
258 MPIC_PRIMARY
| MPIC_WANTS_RESET
|
259 MPIC_BIG_ENDIAN
| MPIC_BROKEN_FRR_NIRQS
|
260 MPIC_SINGLE_DEST_CPU
,
261 0, 256, " OpenPIC ");
263 BUG_ON(mpic
== NULL
);
270 void __init
mpc85xx_smp_init(void);
274 * Setup the architecture
276 static void __init
p1022_ds_setup_arch(void)
279 struct device_node
*np
;
281 dma_addr_t max
= 0xffffffff;
284 ppc_md
.progress("p1022_ds_setup_arch()", 0);
287 for_each_compatible_node(np
, "pci", "fsl,p1022-pcie") {
288 struct resource rsrc
;
289 struct pci_controller
*hose
;
291 of_address_to_resource(np
, 0, &rsrc
);
293 if ((rsrc
.start
& 0xfffff) == 0x8000)
294 fsl_add_bridge(np
, 1);
296 fsl_add_bridge(np
, 0);
298 hose
= pci_find_hose_for_OF_device(np
);
299 max
= min(max
, hose
->dma_window_base_cur
+
300 hose
->dma_window_size
);
304 #if defined(CONFIG_FB_FSL_DIU) || defined(CONFIG_FB_FSL_DIU_MODULE)
305 diu_ops
.get_pixel_format
= p1022ds_get_pixel_format
;
306 diu_ops
.set_gamma_table
= p1022ds_set_gamma_table
;
307 diu_ops
.set_monitor_port
= p1022ds_set_monitor_port
;
308 diu_ops
.set_pixel_clock
= p1022ds_set_pixel_clock
;
309 diu_ops
.valid_monitor_port
= p1022ds_valid_monitor_port
;
316 #ifdef CONFIG_SWIOTLB
317 if (memblock_end_of_DRAM() > max
) {
318 ppc_swiotlb_enable
= 1;
319 set_pci_dma_ops(&swiotlb_dma_ops
);
320 ppc_md
.pci_dma_dev_setup
= pci_dma_dev_setup_swiotlb
;
324 pr_info("Freescale P1022 DS reference board\n");
327 static struct of_device_id __initdata p1022_ds_ids
[] = {
329 { .compatible
= "soc", },
330 { .compatible
= "simple-bus", },
331 { .compatible
= "gianfar", },
332 /* So that the DMA channel nodes can be probed individually: */
333 { .compatible
= "fsl,eloplus-dma", },
337 static int __init
p1022_ds_publish_devices(void)
339 return of_platform_bus_probe(NULL
, p1022_ds_ids
, NULL
);
341 machine_device_initcall(p1022_ds
, p1022_ds_publish_devices
);
343 machine_arch_initcall(p1022_ds
, swiotlb_setup_bus_notifier
);
346 * Called very early, device-tree isn't unflattened
348 static int __init
p1022_ds_probe(void)
350 unsigned long root
= of_get_flat_dt_root();
352 return of_flat_dt_is_compatible(root
, "fsl,p1022ds");
355 define_machine(p1022_ds
) {
357 .probe
= p1022_ds_probe
,
358 .setup_arch
= p1022_ds_setup_arch
,
359 .init_IRQ
= p1022_ds_pic_init
,
361 .pcibios_fixup_bus
= fsl_pcibios_fixup_bus
,
363 .get_irq
= mpic_get_irq
,
364 .restart
= fsl_rstcr_restart
,
365 .calibrate_decr
= generic_calibrate_decr
,
366 .progress
= udbg_progress
,